• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    Design of IP core based on AMBA bus

    2022-05-05 07:30:02JIABoxiongLIJinming

    JIA Boxiong, LI Jinming

    (School of Instruments and Electronics, North University of China, Taiyuan 030051, China)

    Abstract: With the rapid development of integrated circuit (IC) technology, reusable intelligent property (IP) core design is widely valued by the industry. Based on the in-depth study of the functional characteristics of advanced microcontroller bus architecture (AMBA), a design scheme of IP core is presented, and it is divided into the functional modules, and the structural design of the IP core is completed. The relationship between the internal modules of the IP core is clarified, and the top-down design method is used to build the internal architecture of the IP core. The IP core interface module, register module, baud rate module, transmit module, receive module, and interrupt module are designed in detail by using Verilog language. The simulation results show that the designed IP core supports serial peripheral interface (SPI) protocol, the function coverage of IP core reaches 100%, the maximum working frequency reaches 200 MHz, and the resource occupancy rate is less than 15%. The reusable IP core can support multiple data formats, multiple timing transmission modes, and master/slave operation modes, reducing the resource consumption of hardware circuits and having stronger applicability.

    Key words: integrated circuit (IC); intelligent property (IP) core; advanced microcontroller bus architecture (AMBA); serial peripheral interface (SPI)

    0 Introduction

    Advanced microcontroller bus architecture (AMBA) specification is an on-chip interconnection specification for connecting and managing functional modules of the advanced risc machine (ARM) architecture[1]. ARM architecture processors are widely used in mobile Internet access devices, embedded devices, and multimedia devices, and the market scale is very large[2]. As a result, the AMBA bus is widely supported internationally, and has great potential to become an on-chip bus standard in the future. At present, AMBA bus specification which has been developed to version 4.0, defines three kinds of buses that can be used together, namely advanced high-performance bus (AHB), advanced system bus (ASB), and advanced peripheral bus (APB)[3]. As the mobile device market has entered the stage of explosive growth, ARM processors occupy more than 90% market share in the mobile device market due to its advantages of low power consumption, low cost and high performance. Because of its excellent performance, the AMBA bus has been adopted by ARM’s partners, attracting the attention of design companies at home and abroad, and has become the focus of on-chip bus research.

    Serial peripheral interface (SPI) is a high-speed, full-duplex, synchronous communication bus that allows an embedded multi control unit (MCU) to exchange data with various external devices in a serial manner[4]. SPI protocol has the advantages of simple structure, less resource occupation and fast communication speed, and it has been widely used in embedded systems. Therefore, it is very important to design a general SPI intelligent property (IP) core. The IP core designed in this paper takes into account the actual application environment of engineering projects, and the designed IP core has strong programmability, wide application range and rich functions, which can meet most of the actual requirements of the design.

    The on-chip bus has the advantages of simple structure, fast speed and flexible application. It can solve the communication problems such as data format, timing and communication among cores, which is convenient for system on chip (SoC) to integrate IP core. The on-chip bus provides various modes for SoC integration, including shared bus, multi-bus and point-to-point connection. Users can choose the proper connection mode according to bandwidth, power consumption, delay and other factors. Based on the research of the AMBA bus, the SPI IP core is designed for SOC chips. The hardware simulation based on FPGA verifies the performance of the IP core and the feasibility of a practical application.

    1 SoC design and IP reusability technology

    1.1 Design of SoC

    SoC integrates systems on a single chip. Unlike previous IC, SoC integrates many very large scale integration (VLSI) systems on a single chip, thus providing complete electronic system functions. Currently, domestic and foreign academic circles generally define SoC as a chip that integrates control components (microprocessor, memory) and executive components (such as I/O, micro switch) on a single chip, and can work independently[5]. A common SoC architecture is shown in Fig.1.

    Fig.1 SoC architecture

    Compared with the past IC design methods[6], methodology is a new interdisciplinary research field with a wide range of technologies studied for the development of SoC design.

    1.2 Reusability technology of IP core

    IP core[7]refers to a reusable module provided by a party and verified by design that can realize a specific function[8]. The design is based on the IP core, as a designed unit module to call. IP core is generally divided into three types: hardcore, softcore and solid core. The main difference between them lies in the different delivery methods and implementation methods.

    The reusable IP core is one of the core technologies of SoC[9]. The IP core usually adopts the parameterized design of the common but complex function modules in the circuit to design the reusable modules with adjustable parameters. Users can configure IP core parameters according to their requirements and generate register transfer level (RTL) codes to avoid repetitive work. To design a reusable IP core, it is necessary to have a system-level design scheme, which is used to describe the timing and function requirements of the IP core, as well as the source code or netlist files for the design and implementation of the IP core, as well as the simulation data to verify the design of the IP softcore. The design process is shown in Fig.2.

    Fig.2 Design process of IP core

    2 Structure of IP core

    2.1 Design of top-level module

    The basic function of the SPI IP core is to realize data transmission, that is, under the trigger of an asynchronous serial clock, according to the information configured by the user, serial send and receive data. Based on realizing the basic function of the SPI IP core, this paper extends the design appropriately[10].

    According to the requirements of IP core design specifications, the external interface signals of the top module of the IP core include APB bus interface signals and SPI protocol interface signals. The designed module supports the data transmission interrupt request function, and can also be configured as a slave device. Therefore, the external interface signal of the top-level module should also have an interrupt request signal and host input signal when the module is configured as a slave device. When the module is configured as a slave device, the interface signals include host input clock signal ss_sck in slave mode, host input clock polarity signal OL and clock phase signal HA in slave mode and chip selection signal cs_in in slave mode. The design of top-level module of the SPI IP core is shown in Fig.3.

    Fig.3 Diagram of top-level module

    When the module works in the master mode, the connection between the master and slave is shown in Fig.4.

    Fig.4 Connection diagram of IP core in host mode

    When the module works in slave mode, the connection between the slave and master is shown in Fig.5.

    Fig.5 Connection diagram of IP core in slave mode

    2.2 Design of IP core

    After completing the overall module design of the IP core, the top module of the IP core is divided into multiple functional modules according to the functional requirements, which is convenient for implementation. The internal module division of the IP core is shown in Fig.6.

    In the module partition structure diagram, the interrupt signal includes all the signals output by the interrupt request module. Output signals include the chip selection signal cs_out output when configuring the master module and the output signal SDO of the sending module. Input signals include the chip selection signal configured as the slave machine, the clock polarity and clock phase signal of the slave machine, and the input signal SDI of the receiving module. The functional objectives of each functional module inside the IP core are as follows.

    Fig.6 Allocation diagram of overall architecture

    1) APB interface module, is mainly responsible for the communication between the APB bus and SPI module. It needs to decode APB bus signals so that the read and write commands of the APB bus can be correctly received and executed by the SPI module. APB interface module stores the address information of IP core registers, and controls the read and write of registers.

    2) Register module, stores the important configuration information of IP core. The CPU can configure functions and control the status of the IP core through the register module. This module must be configured before the IP core is used.

    3) Baud rate module, is configured as the master. When the chip selection signal is pulled down, it generates the baud rate clock and the effective edge signal of the baud rate clock required for SPI data transmission. When configured as slave, no baud rate clock is output, and the edge detection is carried out on the serial clock input by the host to generate an effective edge signal.

    4) Send FIFO, which is a first in first out cache with configurable data depth and bit width. It is used to cache the data sent by the CPU through the APB bus until it is read out by the transmitting module, which can enable the CPU to write all the data transmitted at one time and improve the CPU work efficiency.

    5) Receive FIFO, which is a first in first out cache with configurable data depth and bit width, is used to store the data sent by SPI slave until it is read out by CPU at one time through the bus.

    6) Send module, which can be configured into SPI master slave mode, contains the master sends sub-module and the slave sends sub-module. When configured as the master, the host sending module is responsible for writing APB bus to send FIFO data readout and performing data-parallel transfer operation, and sending it to SPI slave machine according to SPI data transmission sequence. At this time, the slave sending module does not work. When configuring the slave machine mode, the slave machine sending module still needs to read out the data written into the FIFO and carry out the parallel transfer operation of the data. Then, under the trigger of the serial clock sent by the host, the slave machine sends the data to the SPI host by the SPI data transmission sequence.

    7) Receiving module, can be configured as SPI master/slave mode, so the receiving module has both hosts receiving sub-module and slave receiving sub-module. When configured as a master, the host receiving sub-module converts the serial data sent from the SPI machine into parallel data, which is then written into the receiving FIFO so that the CPU can read the data through the APB bus. When configured as a slave machine, the slave machine receiving sub-module will convert the serial data sent by the host into parallel data and write it into the receiving FIFO under the trigger of the serial clock sent by the host.

    8) Interrupt request module, is responsible for generating interrupt request signal in the process of data transmission. There are six kinds of the independent interrupt request signal, namely send FIFO air brake signal, send FIFO full interrupt signal, receive FIFO air brake signal, receive FIFO full interrupt signal, multi-master competition interrupt signal and master and slave configuration inconsistent interrupt signal. Interrupt request module will generate a comprehensive interrupt request signal, which is the result of the six interrupt request signal or logical operation and sends to the CPU.

    2.2.1 APB interface module

    The APB interface module is an important module for the connection between the IP core and the CPU[11]. The CPU can configure the IP core register information, write data, receive data, and read the status information in the register through the APB interface module. The APB interface module can define the address information of each register in the register module. CPU interface module can read and write operations of the corresponding register produced by writing data timing of APB bus according to the timing of sending FIFO to write data, also conforms to read the timing of the APB bus. The CPU can read data sequentially by receiving FIFO.

    The APB interface module performs data writing operations mainly by sending the data written by the CPU to registers or FIFO. The timing diagram of the APB write operation is shown in Fig.7.

    Fig.7 Timing of APB write operation

    APB interface module performs read data transmission mainly by CPU reading data from register module or receiving FIFO. The timing sequence of the APB bus read operation is shown in Fig.8.

    Fig.8 Timing of APB read operation

    2.2.2 Baud rate module

    Baud rate is a unit of symbol transmission rate, which represents the number of transmitted symbols per unit time. The unit is Bit per second (BPS)[12]. The means of frequency division is used by the designed IP core designed to obtain the baud rate used in transmission.

    The baud rate module is responsible for receiving the system clock and finally generates the serial clock for SPI data transmission through the first-level frequency division with configurable coefficient and the second-level frequency division with fixed coefficient. The detailed frequency division flow chart is shown in Fig.9.

    Fig.9 Two-stage frequency division flow of SPI

    2.2.3 Data transmission module

    The data sent by the CPU is first sent by the APB interface module into the sending FIFO cache[13]. After receiving the sending command, the sending module will read out the FIFO data, through the module’s internal processing of the data, according to the register configuration information, from high to low or from low to high in turn to send data. The FIFO depth is flexible and configurable. The processor can write all the data to be transmitted at one time, and the sending module will read the data one by one from the FIFO. It allows the CPU to process other tasks in parallel during the send, increasing productivity. The process diagram of the data sending module is shown in Fig.10.

    Fig.10 Transmission of master data

    2.2.4 Receiving module

    The receiving module also has two sub-modules, namely the host receiving sub-module dl_master_rec and the slave receiving sub-module dl_slave_rec. When the SPI module works in master or slave mode, it is responsible for receiving data sent from peripherals, transiting and operating the received data in series, and storing it in the receiving FIFO for the CPU to read through the APB bus. The specific process of receiving is controlled by the state machine. The data receiving process diagram of the host receiving sub-module is shown in Fig.11.

    Fig.11 Sub-module data of host receiving

    2.2.5 Interrupt module

    The function of the interrupt module is to generate an interrupt request signal when any data transmission error occurs, and send it to the CPU for processing, mainly to inform the CPU that there is a problem in the process of data transmission[14]. The interrupt module can generate six kinds of independent interrupt request signals and one integrated interrupt request signal which is not shielded in SPI IP core design.

    3 Verification of module

    3.1 Register module

    Register module is an important function module in IP core, which stores the control information of IP core data transmission[15]. The incorrectness of the function of the register module will directly lead to the error of the whole function of the IP core, so it is very important to verify the correctness of the function of the register module. There are mainly two kinds of test tasks for the simulation verification of the register module. One is the reset test. After the system is reset, verify whether the register group is back to the initial value. The second is the basic read and write register test, through the APB interface module write data, read data, verifying whether the IP core internal register can be read and written correctly. After the reset, the initial register values in the register module meet the design requirements, and the reset test passes. The APB interface module writes data to registers. After this operation, the APB interface module reads data to check whether the read and write data is consistent. The random sequence generated by the system function random was used to verify the module’s insensitivity to data and improve the completeness of the test. The simulation results of the register module are shown in Fig.12.

    Fig.12 Register module simulation results

    3.2 Baud rate module

    When SPI sends and receives data, the master and slave computers need to know each other’s baud rate configuration. Data can be sent and received only when the master and slave computers have the same baud rate configuration. Generation of baud rate is also a key function of IP core. The main function of this module is to divide the input APB system clock and output the serial clock sck, which serves as the clock signal of data transmission between master and slave computers.

    In addition, another function is to generate effective signals sck_riseedge and sck_falledge of baud rate clock, which is used to control the data sampling and output of master and slave machines. The simulation of the baud rate module is shown in Fig.13.

    Fig.13 Baud rate module simulation results

    3.3 Practicability verification of IP core

    After the design of each module is completed, the IP core needs to be placed in a real hardware environment for practicability verification. FPGA simulation is close to the system environment of practical application, and chip simulation can provide excellent performance, and it has the advantages of programmability, low cost, fast speed, easy commissioning, and so on. Based on these advantages, hardware simulation means is adopted based on FPGA tools. After synthesis, resource consumption report, time sequence report and power consumption report are given.

    Through the analysis of the report, it can be seen that the designed IP core occupies a small number of resources, occupying less than 15% of the board’s resources. The timing report indicates that the maximum clock frequency of the IP core can reach 200 MHz, which can well meet the needs of various designs. IP core power consumption is low, its performance can be better. The logical resource consumption report, power consumption report and timing report are shown in Figs.14-16.

    Fig.14 Report of logical resource consumption

    Fig.15 Report of power consumption

    Fig.16 Report of timing

    4 Conclusions

    Based on the research of AMBA bus and related protocols, a reusable IP core is designed, the designed IP can support both APB and SPI protocols through simulation verification, its maximum working frequency reaches 200 MHz, and the resource occupancy rate is less than 15%. The interface module, register module, baud rate module, transmit module, receive module and interrupt module are designed well. In addition, the transfer bridge is encapsulated in the IP core, and the baud rate module is designed by a two-stage frequency division algorithm. Not only improve CPU efficiency but also reduce the resource consumption of hardware circuits.

    永久网站在线| 少妇的丰满在线观看| 天美传媒精品一区二区| 国产日韩欧美视频二区| 久久人人97超碰香蕉20202| 久久久精品免费免费高清| 欧美激情极品国产一区二区三区| 视频在线观看一区二区三区| 2018国产大陆天天弄谢| 美女国产高潮福利片在线看| 精品人妻一区二区三区麻豆| videosex国产| 国产极品粉嫩免费观看在线| 国产成人a∨麻豆精品| 一边摸一边做爽爽视频免费| 久热这里只有精品99| 午夜福利在线观看免费完整高清在| 少妇人妻 视频| 久久久久久久久免费视频了| 国产亚洲一区二区精品| 不卡视频在线观看欧美| 午夜av观看不卡| 久久ye,这里只有精品| 国产精品久久久久久精品电影小说| 晚上一个人看的免费电影| 欧美激情 高清一区二区三区| 美女大奶头黄色视频| 中文字幕色久视频| 亚洲一区中文字幕在线| 两个人免费观看高清视频| 久久精品国产亚洲av高清一级| 日韩一卡2卡3卡4卡2021年| 在线观看免费高清a一片| 亚洲国产欧美日韩在线播放| 性高湖久久久久久久久免费观看| 久久精品国产自在天天线| 久久综合国产亚洲精品| 纯流量卡能插随身wifi吗| 亚洲精品美女久久久久99蜜臀 | 一级毛片黄色毛片免费观看视频| av又黄又爽大尺度在线免费看| 一区二区三区乱码不卡18| 韩国精品一区二区三区| 99国产综合亚洲精品| 亚洲av成人精品一二三区| 亚洲 欧美一区二区三区| 超碰97精品在线观看| 欧美激情 高清一区二区三区| 国产极品天堂在线| 日本av手机在线免费观看| 亚洲三区欧美一区| 伦精品一区二区三区| 18在线观看网站| 久久久精品94久久精品| 久久久精品区二区三区| 91精品三级在线观看| 亚洲色图 男人天堂 中文字幕| 人人澡人人妻人| 国产亚洲一区二区精品| 在线精品无人区一区二区三| 免费在线观看黄色视频的| 国产免费视频播放在线视频| 一级爰片在线观看| 日韩一本色道免费dvd| 欧美中文综合在线视频| 国产黄色视频一区二区在线观看| 少妇被粗大的猛进出69影院| 日产精品乱码卡一卡2卡三| www.熟女人妻精品国产| 蜜桃国产av成人99| 欧美激情极品国产一区二区三区| 一本—道久久a久久精品蜜桃钙片| 咕卡用的链子| 成年动漫av网址| 亚洲欧美精品自产自拍| 一区二区三区精品91| 人人妻人人澡人人看| www.熟女人妻精品国产| 在线观看国产h片| 免费观看无遮挡的男女| 亚洲欧洲日产国产| 自拍欧美九色日韩亚洲蝌蚪91| 爱豆传媒免费全集在线观看| 中文字幕色久视频| 熟女少妇亚洲综合色aaa.| 爱豆传媒免费全集在线观看| 一级毛片 在线播放| 亚洲欧洲国产日韩| 18禁裸乳无遮挡动漫免费视频| 亚洲综合色惰| 亚洲精品国产一区二区精华液| 天美传媒精品一区二区| 午夜激情av网站| 国产一区有黄有色的免费视频| 国产成人精品久久二区二区91 | 美女xxoo啪啪120秒动态图| 久久久久久免费高清国产稀缺| 久久精品国产亚洲av涩爱| av福利片在线| 欧美精品一区二区大全| 久久综合国产亚洲精品| 国产日韩欧美亚洲二区| 久久免费观看电影| 在线观看美女被高潮喷水网站| 中文字幕亚洲精品专区| 国产精品一区二区在线观看99| 国产成人91sexporn| 亚洲精品国产av成人精品| 国产成人精品一,二区| 母亲3免费完整高清在线观看 | 国产精品麻豆人妻色哟哟久久| 男女免费视频国产| 自拍欧美九色日韩亚洲蝌蚪91| 亚洲欧美一区二区三区国产| 久久久久精品人妻al黑| 亚洲成国产人片在线观看| 亚洲精品国产av成人精品| 成年女人在线观看亚洲视频| 视频在线观看一区二区三区| 免费观看性生交大片5| 精品99又大又爽又粗少妇毛片| 亚洲成色77777| 成人国语在线视频| 韩国av在线不卡| 在线精品无人区一区二区三| 中国三级夫妇交换| 女性被躁到高潮视频| 另类亚洲欧美激情| 国产 一区精品| 亚洲成人手机| tube8黄色片| 精品人妻偷拍中文字幕| 亚洲精品av麻豆狂野| 亚洲精品一区蜜桃| 日韩一本色道免费dvd| 国产综合精华液| 成年av动漫网址| 在线天堂最新版资源| 熟女少妇亚洲综合色aaa.| 麻豆精品久久久久久蜜桃| 老汉色av国产亚洲站长工具| 中文字幕色久视频| 老汉色∧v一级毛片| 人人妻人人澡人人爽人人夜夜| 最近最新中文字幕免费大全7| 中文乱码字字幕精品一区二区三区| 18+在线观看网站| 男人操女人黄网站| 不卡av一区二区三区| 亚洲精品一区蜜桃| 日韩在线高清观看一区二区三区| av有码第一页| 久久精品人人爽人人爽视色| 国产免费福利视频在线观看| 亚洲内射少妇av| 侵犯人妻中文字幕一二三四区| 在线精品无人区一区二区三| 国产成人免费观看mmmm| 精品国产超薄肉色丝袜足j| 亚洲中文av在线| 如日韩欧美国产精品一区二区三区| 一边亲一边摸免费视频| 纯流量卡能插随身wifi吗| 午夜免费男女啪啪视频观看| av免费观看日本| 天天躁日日躁夜夜躁夜夜| 男女无遮挡免费网站观看| av在线观看视频网站免费| 久久 成人 亚洲| av在线老鸭窝| 制服诱惑二区| 亚洲国产色片| 美女高潮到喷水免费观看| 亚洲成国产人片在线观看| 麻豆乱淫一区二区| 免费观看在线日韩| 精品第一国产精品| 国产日韩欧美在线精品| 免费观看a级毛片全部| 国产在视频线精品| 在线精品无人区一区二区三| 亚洲欧洲日产国产| av在线app专区| 电影成人av| 亚洲精品av麻豆狂野| 欧美在线黄色| 亚洲欧美成人综合另类久久久| 欧美国产精品va在线观看不卡| 亚洲欧美成人精品一区二区| 18禁裸乳无遮挡动漫免费视频| 日韩一区二区三区影片| 男女免费视频国产| 亚洲婷婷狠狠爱综合网| 中文字幕人妻丝袜一区二区 | 亚洲欧美一区二区三区久久| 1024香蕉在线观看| 大码成人一级视频| 久久久久久人妻| 一级片免费观看大全| 免费观看无遮挡的男女| 宅男免费午夜| xxx大片免费视频| 在线观看www视频免费| 夫妻性生交免费视频一级片| 9色porny在线观看| 美女中出高潮动态图| 制服诱惑二区| 免费黄色在线免费观看| 狠狠婷婷综合久久久久久88av| 伦理电影免费视频| 欧美97在线视频| 亚洲天堂av无毛| 国产老妇伦熟女老妇高清| 99国产精品免费福利视频| 十分钟在线观看高清视频www| 国产乱来视频区| 国产精品av久久久久免费| 亚洲av电影在线观看一区二区三区| 亚洲图色成人| 久久久亚洲精品成人影院| 一二三四中文在线观看免费高清| 日韩在线高清观看一区二区三区| 熟女少妇亚洲综合色aaa.| 三上悠亚av全集在线观看| 永久免费av网站大全| av国产精品久久久久影院| 美女午夜性视频免费| 免费观看a级毛片全部| 成年人午夜在线观看视频| 久久久久国产网址| av天堂久久9| 久久精品国产鲁丝片午夜精品| 欧美日韩成人在线一区二区| 久久国内精品自在自线图片| 五月开心婷婷网| www.精华液| 久久精品国产亚洲av天美| 日韩av在线免费看完整版不卡| 久久午夜福利片| 亚洲精华国产精华液的使用体验| 99久久中文字幕三级久久日本| 青春草国产在线视频| 一级毛片黄色毛片免费观看视频| 精品少妇内射三级| 久久精品国产亚洲av涩爱| 亚洲精品国产一区二区精华液| 韩国精品一区二区三区| 最黄视频免费看| 丝袜脚勾引网站| 色网站视频免费| 国产精品女同一区二区软件| 亚洲视频免费观看视频| 国产欧美亚洲国产| 制服人妻中文乱码| 日韩精品免费视频一区二区三区| 日韩三级伦理在线观看| 国产深夜福利视频在线观看| 成人黄色视频免费在线看| 女性被躁到高潮视频| 国产免费现黄频在线看| 在线观看国产h片| 午夜影院在线不卡| 亚洲美女视频黄频| 建设人人有责人人尽责人人享有的| 寂寞人妻少妇视频99o| 一区二区三区四区激情视频| 亚洲久久久国产精品| 啦啦啦在线观看免费高清www| 女人被躁到高潮嗷嗷叫费观| 午夜av观看不卡| 亚洲欧美精品综合一区二区三区 | 亚洲精品国产色婷婷电影| av在线老鸭窝| 免费播放大片免费观看视频在线观看| a级毛片黄视频| 欧美老熟妇乱子伦牲交| 视频在线观看一区二区三区| 日韩大片免费观看网站| 精品国产国语对白av| 亚洲国产毛片av蜜桃av| av片东京热男人的天堂| 九九爱精品视频在线观看| 亚洲精品,欧美精品| 曰老女人黄片| 国产成人精品久久久久久| 国产成人免费无遮挡视频| 黄片小视频在线播放| 久久久久国产一级毛片高清牌| 亚洲国产成人一精品久久久| 五月伊人婷婷丁香| 妹子高潮喷水视频| 国产极品天堂在线| 麻豆乱淫一区二区| 亚洲精品久久久久久婷婷小说| 国产老妇伦熟女老妇高清| 美女脱内裤让男人舔精品视频| 中文字幕av电影在线播放| 国产亚洲精品第一综合不卡| 国产高清不卡午夜福利| 欧美bdsm另类| 亚洲色图综合在线观看| 熟妇人妻不卡中文字幕| 男女啪啪激烈高潮av片| 丝袜脚勾引网站| 黄频高清免费视频| 亚洲四区av| 大陆偷拍与自拍| 久久99热这里只频精品6学生| 两个人免费观看高清视频| xxx大片免费视频| 国产日韩欧美亚洲二区| av免费在线看不卡| 十八禁高潮呻吟视频| 少妇被粗大猛烈的视频| 欧美 日韩 精品 国产| 国产黄频视频在线观看| 精品国产超薄肉色丝袜足j| 1024视频免费在线观看| 97精品久久久久久久久久精品| 午夜福利网站1000一区二区三区| 日本欧美国产在线视频| 久久久久久久久久人人人人人人| 嫩草影院入口| 人人妻人人澡人人爽人人夜夜| 亚洲,一卡二卡三卡| 熟女av电影| 91久久精品国产一区二区三区| 国产免费又黄又爽又色| 精品久久蜜臀av无| 天天躁狠狠躁夜夜躁狠狠躁| av又黄又爽大尺度在线免费看| 国产亚洲精品第一综合不卡| 一本色道久久久久久精品综合| 伊人久久大香线蕉亚洲五| 一区在线观看完整版| 建设人人有责人人尽责人人享有的| 91午夜精品亚洲一区二区三区| 久久久久网色| 中文天堂在线官网| 久久久久网色| 亚洲一码二码三码区别大吗| 色婷婷久久久亚洲欧美| 国产女主播在线喷水免费视频网站| av电影中文网址| 99精国产麻豆久久婷婷| 咕卡用的链子| 中文字幕另类日韩欧美亚洲嫩草| 亚洲av免费高清在线观看| 最近中文字幕2019免费版| 亚洲 欧美一区二区三区| 亚洲久久久国产精品| 国产精品女同一区二区软件| 亚洲成av片中文字幕在线观看 | 国产欧美亚洲国产| 精品人妻一区二区三区麻豆| 日韩成人av中文字幕在线观看| 9191精品国产免费久久| 日本猛色少妇xxxxx猛交久久| 毛片一级片免费看久久久久| 亚洲精品第二区| 极品少妇高潮喷水抽搐| av.在线天堂| 久久久久久伊人网av| 精品午夜福利在线看| 99九九在线精品视频| 妹子高潮喷水视频| av在线app专区| av有码第一页| 欧美精品一区二区免费开放| 欧美另类一区| 欧美日韩av久久| 日韩欧美一区视频在线观看| 亚洲av日韩在线播放| 视频区图区小说| 天堂8中文在线网| 麻豆精品久久久久久蜜桃| 亚洲成av片中文字幕在线观看 | 有码 亚洲区| 日韩免费高清中文字幕av| 伊人久久国产一区二区| 大陆偷拍与自拍| 国产精品亚洲av一区麻豆 | 久久久久精品性色| 色播在线永久视频| 亚洲少妇的诱惑av| 久久国产精品大桥未久av| 日日撸夜夜添| 国语对白做爰xxxⅹ性视频网站| 女人高潮潮喷娇喘18禁视频| 亚洲经典国产精华液单| 免费不卡的大黄色大毛片视频在线观看| 中文字幕精品免费在线观看视频| 午夜影院在线不卡| 叶爱在线成人免费视频播放| 成年女人毛片免费观看观看9 | 最新中文字幕久久久久| 国产免费视频播放在线视频| 亚洲美女搞黄在线观看| 成人亚洲欧美一区二区av| 女人精品久久久久毛片| 色婷婷久久久亚洲欧美| 人妻 亚洲 视频| 汤姆久久久久久久影院中文字幕| 亚洲精品久久午夜乱码| 中文字幕亚洲精品专区| 伦理电影大哥的女人| 国产精品亚洲av一区麻豆 | 美国免费a级毛片| 国产成人精品一,二区| 久久99精品国语久久久| 青青草视频在线视频观看| 亚洲图色成人| 成年美女黄网站色视频大全免费| 久久久精品94久久精品| 如何舔出高潮| 日本免费在线观看一区| 精品一区在线观看国产| 亚洲成人一二三区av| 老司机影院毛片| 日本猛色少妇xxxxx猛交久久| 超碰97精品在线观看| 久久久久久久久久人人人人人人| av又黄又爽大尺度在线免费看| 丝袜脚勾引网站| 伦精品一区二区三区| 亚洲欧美成人综合另类久久久| 97人妻天天添夜夜摸| 国产一区二区激情短视频 | 人人妻人人澡人人看| 亚洲欧美清纯卡通| 亚洲第一青青草原| 国产麻豆69| 女性被躁到高潮视频| 中文字幕人妻丝袜一区二区 | 久久精品久久久久久噜噜老黄| 国产精品女同一区二区软件| 成人二区视频| 亚洲,欧美精品.| 男人操女人黄网站| 国产精品一区二区在线不卡| 一级a爱视频在线免费观看| 亚洲在久久综合| 女人精品久久久久毛片| 建设人人有责人人尽责人人享有的| 国产成人精品在线电影| 97在线视频观看| 免费黄网站久久成人精品| 日韩免费高清中文字幕av| 久久人人97超碰香蕉20202| 日本免费在线观看一区| 黑人欧美特级aaaaaa片| 日日啪夜夜爽| 日韩人妻精品一区2区三区| 亚洲色图综合在线观看| 精品亚洲成a人片在线观看| 一区二区三区精品91| 亚洲国产最新在线播放| 久久精品aⅴ一区二区三区四区 | 男女国产视频网站| 男人舔女人的私密视频| 成人毛片60女人毛片免费| 亚洲精品av麻豆狂野| 成人午夜精彩视频在线观看| 免费播放大片免费观看视频在线观看| 亚洲精品日本国产第一区| 久久精品国产亚洲av涩爱| 精品午夜福利在线看| 飞空精品影院首页| 大话2 男鬼变身卡| 久久久久久久精品精品| 国产亚洲av片在线观看秒播厂| 亚洲色图 男人天堂 中文字幕| 日韩欧美精品免费久久| 熟女av电影| av又黄又爽大尺度在线免费看| 美女视频免费永久观看网站| 国产免费福利视频在线观看| 日本av手机在线免费观看| 免费少妇av软件| 最黄视频免费看| 97人妻天天添夜夜摸| 人体艺术视频欧美日本| 国产高清国产精品国产三级| 精品亚洲成国产av| 日本av免费视频播放| 热99国产精品久久久久久7| 黄片小视频在线播放| 女人精品久久久久毛片| 激情视频va一区二区三区| 国产精品久久久久久av不卡| 国产日韩欧美视频二区| 久久久久人妻精品一区果冻| 亚洲一区中文字幕在线| 国产一区二区三区综合在线观看| av又黄又爽大尺度在线免费看| 亚洲国产欧美日韩在线播放| 永久免费av网站大全| 久久国产亚洲av麻豆专区| 免费看不卡的av| 成年女人毛片免费观看观看9 | 亚洲精品国产一区二区精华液| 亚洲精品中文字幕在线视频| 欧美xxⅹ黑人| 男男h啪啪无遮挡| 久久亚洲国产成人精品v| 亚洲av福利一区| 国产成人欧美| 欧美精品一区二区大全| 亚洲成人手机| 高清视频免费观看一区二区| 国产精品人妻久久久影院| 中文字幕制服av| 国产黄色免费在线视频| 欧美人与性动交α欧美软件| 18禁国产床啪视频网站| 大码成人一级视频| av线在线观看网站| 哪个播放器可以免费观看大片| 热99国产精品久久久久久7| 女性生殖器流出的白浆| 国产综合精华液| 欧美av亚洲av综合av国产av | 久久99蜜桃精品久久| 丝袜脚勾引网站| 免费女性裸体啪啪无遮挡网站| 美女福利国产在线| 日韩在线高清观看一区二区三区| 久久久久视频综合| 如何舔出高潮| 成人手机av| 精品少妇一区二区三区视频日本电影 | 亚洲美女视频黄频| 侵犯人妻中文字幕一二三四区| 中文字幕另类日韩欧美亚洲嫩草| 精品少妇内射三级| 亚洲成av片中文字幕在线观看 | 美国免费a级毛片| 美女高潮到喷水免费观看| 亚洲av电影在线观看一区二区三区| 久久国产精品男人的天堂亚洲| 五月伊人婷婷丁香| 韩国高清视频一区二区三区| 1024视频免费在线观看| 亚洲av免费高清在线观看| 色网站视频免费| av国产精品久久久久影院| 热99久久久久精品小说推荐| 日韩中文字幕视频在线看片| 男女午夜视频在线观看| 久久精品亚洲av国产电影网| 一二三四在线观看免费中文在| 久久国产精品大桥未久av| 一二三四中文在线观看免费高清| 国产成人一区二区在线| 97在线视频观看| 久热这里只有精品99| 国产男人的电影天堂91| 久久久a久久爽久久v久久| 777米奇影视久久| 精品人妻一区二区三区麻豆| 日韩伦理黄色片| 男人舔女人的私密视频| 国产熟女午夜一区二区三区| 另类精品久久| 亚洲精品视频女| 午夜激情av网站| 男的添女的下面高潮视频| 99热全是精品| 一区在线观看完整版| 亚洲精品国产av蜜桃| 日日撸夜夜添| 精品人妻在线不人妻| 国产不卡av网站在线观看| av网站在线播放免费| 亚洲,欧美,日韩| 亚洲国产欧美网| 最近最新中文字幕大全免费视频 | 欧美日韩成人在线一区二区| 美女视频免费永久观看网站| 欧美人与性动交α欧美精品济南到 | 亚洲精品国产av蜜桃| 天天躁夜夜躁狠狠久久av| 日本爱情动作片www.在线观看| 91精品三级在线观看| 午夜91福利影院| 你懂的网址亚洲精品在线观看| 亚洲欧美中文字幕日韩二区| 免费人妻精品一区二区三区视频| 久久久久久人妻| 自拍欧美九色日韩亚洲蝌蚪91| 人妻 亚洲 视频| 日本爱情动作片www.在线观看| 五月开心婷婷网| 亚洲av福利一区| 国产成人精品婷婷| 亚洲精品一区蜜桃| 久久久久精品久久久久真实原创| 久久久久久免费高清国产稀缺| 亚洲熟女精品中文字幕| 美女视频免费永久观看网站| 亚洲精品自拍成人| 国产黄色视频一区二区在线观看| 纵有疾风起免费观看全集完整版| 亚洲四区av| 1024视频免费在线观看| 少妇熟女欧美另类| 麻豆av在线久日| 亚洲精品在线美女| 男人操女人黄网站| av线在线观看网站| 最近最新中文字幕免费大全7| 精品一区二区三卡| 97在线视频观看| 亚洲成av片中文字幕在线观看 | 久久99热这里只频精品6学生|