• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    A 40 Gb/s SerDes Transceiver Chip with Controller and PHY in a 65 nm CMOS Technology

    2019-07-25 03:14:00FangxuJianyeWangXuqiangZhengZiqiangWangYajunHeHaoDingYongcongLiuChunZhangandZhihuaWang

    Fangxu Lü,Jianye Wang,Xuqiang Zheng,Ziqiang Wang* ,Yajun He,Hao Ding,Yongcong Liu,Chun Zhangand Zhihua Wang

    (1.Air and Missile Defense College,Air Force Engineering University,Xi'an 710051,China;2.The Institute of Microelectronics,Tsinghua University,Beijing 100084,China)

    Abstract:A 40 Gb/s full serializer and deserializer(SerDes)transceiver with controller and physical layer(PHY)is presented.The controller mainly contains protocol transmission,forward error correction and user layer build-in self-test(BIST).The physical coding sub-layer(PCS)provides the functions of 64/66 encoder/decoder,PHY BIST,and polarity control.In the physical medium attachment(PMA),both transmitter(TX)and receiver(RX)adopt quarter-rate architecture to relax the timing constraint and reduce power dissipation.The receiver utilizes the phase interpolator(PI)based clock and data recovery(CDR)with bang-bang phase detector(BBPD)to extract the synchronic clock for retiming and de-multiplexing.The multiple-MUX based 4-tap FFE and a two-stage cascade CTLE are employed to mitigate the inter-symbol interference(ISI).In addition,a proposed 4 ∶1 MUX is used to improve the output jitter performance and reduce the power consumption.Fabricated in a 65 nm CMOS technology,the full transceiver consumes 890 mW at 40 Gb/s and occupies 12 mm2.The measurement results show that this transceiver can achieve bit error rate(BER) < 10-12after a 15.3 dB loss channel at 20 GHz.

    Keywords:SerDes;transceiver;controller;PCS;PMA;CDR

    1 Introduction

    The rapid development of many applications,such as big data,cloud computing and internet of things(IoT),leads to bandwidth exponential growth demand on data communication in both telecommunication system(backbone network)and local electronic system(chip-to-chip,backplane-tobackplane and multiple services)[1].This increasing bandwidth demand has pushed serial-link towards data-rates of 40 Gb/s or beyond[2-6].

    When data rate reaches 40 Gb/s,there are two main challenges encountering for design.One challenge is the timing budget extremely tight due to the ever decreased unit interval period.In the transmitter,the final stage serializer suffers from strict setup and hold time constraints at this high speed,so calibration loop[5,7-9], and quarter-rate structures[10-11]are employed.To satisfy the jitter tolerance requirement while maintaining excellentjitterperformance,a phase interpolator(PI)based digital clock and data recovery CDR are widely used due to its robustness,portability,and compactness[12-15].In addition,the low jitter PLL is also required in system to provide high performance clock for both TX and RX.Another challenge is the channel loss including the parasitic of the bonding and electronic static discharge(ESD),dielectric loss and skin effect in cable and PCB trace,which all lead to inter-symbol interference(ISI).So the appropriate equalization scheme should be employed to compensate channel loss.Beside the two challenges mentioned above,the power and area efficient are still consideration for implementation.

    This paper is focus on 40 Gb/s full SerDes transceiver with controller and PHY for very short range communication in data centre.

    2 System Architecture

    Fig.1 shows the block diagram of the 40 Gb/s SerDes system architecture with controller,PCS and PMA.Transmitter in PMA contains low-speed 64 ∶4 MUXs,high speed 4 ∶1 MUXs,feed-forward equalization(FFE)and output driver.Receiver in PMA includes continuous-time linear equalizer(CTLE),PI based CDR and 16 ∶64 DEMUXs.In order to improve power efficiency and relax timing budget,both TX and RX adoptquarterrate architecture.In addition,an LC-VCO based subharmonic injection locked PLL(SILPLL)with mixerbased injection timing control is used to provide a low jitter clock source for TX and RX[15].

    Fig.1 Block diagram of the 40 Gb/s SerDes system architecture

    Both PCS and controller are synthesized by digital logic.The former mainly consists of PHY BIST(pattern generator and pattern checker),F(xiàn)IFO/Elastic buffer, 64/66 encoder and decoder, and polarity reversal circuit.The PHY BIST can generate and check the PRBS-7 pattern data.Besides that,the PCS supports P/N reverse to be convenience for practice application.The controller contains protocol transmission,forward error correction(FEC)and user layer BIST.

    3 Transmitter

    A block diagram of the transmitter circuit is shown in Fig.2.It consists of low-speed 64 ∶4 MUXs,4-tap multiple-MUX based FFE including latch arrays and a proposed 4 ∶1 MUX,quadrature phase calibration(QPC)/duty cycle correction(DCC)circuits and a SILPLL with clock distribution.The 64 bit parallel data coming from the PCS are first multiplexed to yield four 10 Gb/s data streams in the low-speed 64 ∶4 MUX circuit.The latch arrays use the quarter clocks to retime the input data and delay them with the proper UI space(the latch positions represent the signal's delay time)and finally generate 16-path quarter-rate data.The 16-path data are feed into the following four 4∶1 MUXs to generate four full-rate data streams,which are delayed one UI space at full rate speed.After firstly buffered by pre-drivers,the four data streams are sent to the 4-tap FFE for equalization.In addition to,the QPC and DCC of the quadrature clocks are needed due to the 4∶1 MUX being sensitive to quadrature phase mismatch and duty cycle distortion[2].

    The main feature of the transmitter is utilizing 4-tap multi-MUX based FFE,which notonly extremely relaxes the stringent timing requirement of the final serialization stage,but also saves the power dueto halving the maximum clock speed and replacing the final two-stage 2∶1 multiplexers(MUXs) and the retiming latches with one 4∶1 MUX. Furthermore, a novellow power 4∶1 MUX is proposed to further improve the jitter performance.The details of the proposed 4 ∶1 MUX are present below.

    Fig.3 depicts a block diagram of the proposed 4∶1 MUX.It consists of peaking-loads and four unit cells,which are activated sequentially by four quadrature clocks.Each unit cell contains a differential pair of pulse generator.The detail of the pulse generator is illustrated in Fig.3 dash box.The pulse generator contains two cascade sampling stages.The first sampling stage consisting of three stack transistors is as a latch,while the second sampling stage consisting of two transistors is as the output stage.Here,CKaand CKbare quadrature clock and CKais ahead CKb90 degree phase.Dinis the quarterrate input data and Voutis the pulse generator output.The logic function ofthe pulse generator is as follows:

    Fig.2 Block diagram of the transmitter

    Fig.3 The proposed 4 ∶1 MUX with the pulse generator details

    It is noted that when just analyzing the circuit details of the pulse generator,the intermediate node Vuis considered as an uncertain state at the time of Dinis low and CKais high.However,the 4 ∶1 MUX is a sequential circuit.When feeding the data into the 4:1MUX,the data are firstly retimed and delayed with proper time by latch arrays.In order to guarantee the proper serialization,the data transitions only occur at the negative pulse of the CKa(see Fig.4).In addition,the timing constraint can effectively avoid the uncertain state occurring at the intermediate node(Vu).

    Fig.4 also gives the timing diagram of the uncertain state under the timing constraint.In the first stage Δt1,the intermediate node Vuis a certain state and its value is high.When the rising edge of the CKaarrives,Vuentrances the uncertain state.However,Vustill keeps high during the positive of CKa(in the second stage Δt2).Because the electric charge leakage of the MOS(reducing Vu's electric charge)is very little in this technology and the clock feed-through of CKa(increasing Vu's electric charge)cannot exceed the threshold value.When the falling edge of the CKaarrives,Vureturns into the certain state and its value is high in the stage of Δt3.Therefore,the uncertain state can be effectively avoided in the timing constraint.

    Fig.4 Timing diagram of the proposed pulse generator in 4∶1 MUX

    Fig.5(a)gives another pulse generator of the 4 ∶1 MUX[16].The pulse generatoradoptsthree stacked transistors to generate a narrow output pulse.Comparing with the proposed pulse generator,although it can save power,it has to be large enough size to provide the needed current drive,which inevitable increases the output capacitance and reduces its bandwidth.Fig.5(b) gives another basic pulse generator ofthe 4 ∶1 MUX[17].Itseparatesthe ANDing and sampling operations into two stages.Although the output capacitance is reduced,the intermediate inverter needs a 25%duty-cycle pulse every clock period to driver the output stage.In order to have enough bandwidth,the output of the inverter needs sharp enough edges,which needs large size transistor and is power hunger. However, the proposed 4∶1 MUX not only reduces the output stage,but also improves the power efficiency due to only using 50%duty clock.

    Fig.6 shows the simulation results of the proposed 4 ∶1 MUX using the calibrated clocks.The four horizontal eye widths of the 4∶1 MUX are almost identical,and its maximum jitter is 249 fs.The simulation results of the proposed 4∶1 MUX show that it has better jitter performance than that of the 4 ∶1 MUX in Ref.[17].

    Fig.5 Schematic of other pulse generators

    Fig.6 Eye diagram of the 4 ∶1 MUX output after buffer

    4 Receiver

    Fig.7 shows a block diagram of the RX circuit,which mainly consists of T-coil,2-stage CTLE,PI based digital CDR,and clock input circuit.The T-coil is used to extent the bandwidth of the analog frontend.The input data passing the T-coil is firstly equalized by the CTLE and then feeds them into the CDR.The CDR utilizes the eight-phase clocks to sample the input data information and then uses 16 BBPDs and a majority voter to extract the phase error between the input data and the local clock.After being filtered and accumulated by the digital loop filterand phase integration,the EARLY/LATE information rotates the PI by 6 bit current digital-to-analog converter(DAC)for tracking the input data phase.Finally,these recovered 16 path data are deserialized and then are sent to the PCS.At the same time,the recovered clock is divided to 625 MHz and also is sent to PCS.

    The main features of the CDR are utilizing the quarter-rate architecture to relax the tight timing of the sampling front-end,and employing both the 2nd order digital filter and compensating PI to improve the CDR performance.Fig.8 shows the timing diagram of the quadrature sampling.By adopting the 2nd order loop,the CDR not only enlarges the jitter tolerance but also reduces the self-generated hunting jitter.Besides that,to further reduce the self-generated hunting jitter,this design uses compensating PI to improve the linearity between the input phase code and output clock's rotated phase.This is because the nonlinearity of the PI introduces a much larger phase jump in differential path and makes the data-sampling clock drifting away from the optimal decision points.The details of the CDR with the compensating PI design can get from Ref.[18].

    Fig.7 Block diagram of the receiver

    Fig.8 Timing diagram of the quadrature sampling

    5 Measurement Results

    The full transceiver with controller and PHY is implemented in a 65 nm CMOS technologyand adopts chip on board(COB)package.The controller and PCS are synthesized by digital logic.Fig.9(a)shows the micrograph of the full chip and the test PCB is illustrated in Fig.9(b).The full chip occupies an area of 3 mm×4 mm,where the core area of the TX including PLL and the RX are 1.01 mm×1.12 mm and 1.92 mm × 1.2 mm respectively.The controller and PCStogether consume 375 mW from 1.0 V supply and the PMA consumes 517 mW from 1.2 V supply at 40 Gb/s.Power breakdown of the full transceiver is shown in Fig.10.

    Fig.9 Micrograph of the full chip and the test PCB

    The phase noise of the 20 G SILPLL with quarter-rate output at 5 GHz is measured with Agilent E4440A and shown in Fig.11.Its phase noise is-134dBc/Hz at 1 MHz frequency offset.In addition to,the SILPLL can lock from 18.6 GHz to 22.7 GHz with 3 bit switch-capacitor.

    Fig.10 Full chip power breakdown

    Fig.11 Measured SILPLL phase noise with quarterrate output at 5 GHz

    The transmitter output is measured with Agilent DSA-X 93204A(32 GHz bandwidth)after a channel consisting of a 900 μm double bonding wire, a 3.2 cm PCB trace, a 2.92 mm connectorwith 40 GHz bandwidth and a 0.5 m cable.Measurement result shows that this channel has 9.7 dB insert loss.Fig.12(a)and(b)give the eye-diagrams of the PHY BIST transmitting 40 Gb/s PRBS-7 pattern before and after applying the 4-tap FFE obviously,and the FFE can significantly improve the eye quality.After using the optimal equalization coefficients(Pre=421 mV,Main=642 mV,Post1=494 mV and Post2=387 mV),the eye width and eye height are optimized to 0.55UI and 192 mV,respectively.The total jitter is 11.2 ps.

    Fig.12 PHY_BIST transmitting 40 Gb/s PRBS7 over-9.7dB channel loss

    The receiver measurement setup is that,the TX transmits 40 Gb/s PRBS-7 with pattern generator in PHY BIST and the RX receives it and checks with pattern checker after a complex channel,which has 15.3 dB insert loss.This channel contains two double bonding wires,two connectors,6.3 CM PCB trace and a 0.5 m connecting cable.The receiver BER bathtub curves are measured with different equalization schemes after turning off the CDR.As indicated in Fig.13,at first the FFE and CTLE are both disabled,the measured BER is above 1e-6;then only the FFE isactive with the optimal equalization coefficients,which are got from the TX eye-diagram measurement,the eye opening reaches 0.18UI for BER=1e-12.At last,both the FFE and CTLE are active with optimal equalization coefficients(Voltage of the CTLE is 860 mV),the eye opening can reach 0.41 UI for BER=1e-12.When using the user layer BIST,the BER can lower 1e-14 and the efficient bandwidth is above 38.1 Gb/s, thisis because of the protocol frame head and tail,F(xiàn)EC and 64/66 encoder consuming part bandwidth.

    Fig.13 Measured receiver BER bathtub curve

    The RX performance is also demonstrated by the jitter tolerance test at 28 Gb/s as shown in Fig.14,along with the CEI-25G/28G JTOL mask[19].The measurement setup is that,the RX uses the external clock to receive the PRBS-7 data pattern generated by Tektronix BSA286C and uses the PHY BIST to checks the BER.Measured at the BER threshold of 2.5e-9,the out-of-band jitter tolerance at 100 MHz is 0.17 UI.

    Fig.14 Measured receiver jitter tolerance curve at 28 Gb/s

    Table 1 describes the performance comparison of transceiver.Relative to the other design,the present transceiver features a much better jitter performance and power efficiency.

    Table 1 Performance summary

    6 Conclusions

    This paper implements a 40 Gb/s SerDes transceiver chip with controller and PHY.The TX adoptsmultiple-MUXsbased 4-tap FFE with a proposed 4∶1 MUX,and the RX employs a PI based CDR with BBPD.The measurement results show that the transceiver can achieve BER < 10-12at 40 Gb/s over a 15.3 dB channel loss.

    亚洲av免费高清在线观看| 精品人妻一区二区三区麻豆| 欧美性感艳星| 又粗又硬又长又爽又黄的视频| 在线观看av片永久免费下载| 少妇熟女aⅴ在线视频| 色5月婷婷丁香| 成人一区二区视频在线观看| 超碰97精品在线观看| 亚洲欧美中文字幕日韩二区| 久久精品影院6| 亚洲av免费在线观看| 精品人妻视频免费看| 人人妻人人澡人人爽人人夜夜 | 少妇被粗大猛烈的视频| 久久久久免费精品人妻一区二区| 亚洲三级黄色毛片| 波多野结衣巨乳人妻| 天堂av国产一区二区熟女人妻| 99久久成人亚洲精品观看| 亚洲欧洲日产国产| 色吧在线观看| www日本黄色视频网| 久久亚洲精品不卡| 久久99蜜桃精品久久| 欧美一区二区精品小视频在线| 国产免费一级a男人的天堂| 91久久精品电影网| 日韩一本色道免费dvd| 在线天堂最新版资源| 精品不卡国产一区二区三区| 精品不卡国产一区二区三区| 人体艺术视频欧美日本| 你懂的网址亚洲精品在线观看 | 欧美精品国产亚洲| 午夜亚洲福利在线播放| 九色成人免费人妻av| 成年女人永久免费观看视频| 综合色av麻豆| 少妇裸体淫交视频免费看高清| 日本爱情动作片www.在线观看| 综合色丁香网| 亚洲国产精品成人综合色| 99在线视频只有这里精品首页| 国产精品嫩草影院av在线观看| 日韩 亚洲 欧美在线| 热99re8久久精品国产| 男人狂女人下面高潮的视频| 91精品国产九色| 18禁动态无遮挡网站| 亚洲av电影不卡..在线观看| 女的被弄到高潮叫床怎么办| 在线播放国产精品三级| 国产色爽女视频免费观看| 国产淫语在线视频| 中文字幕av在线有码专区| 欧美人与善性xxx| 亚洲欧美日韩东京热| 亚洲国产精品合色在线| 一级黄色大片毛片| 欧美精品一区二区大全| 欧美日韩在线观看h| 亚洲美女视频黄频| 色综合亚洲欧美另类图片| 有码 亚洲区| 日本免费a在线| 国模一区二区三区四区视频| 成人av在线播放网站| 久久精品久久久久久久性| 欧美成人午夜免费资源| 国产日韩欧美在线精品| 中文资源天堂在线| 少妇高潮的动态图| 免费观看在线日韩| 一区二区三区高清视频在线| 亚洲成人中文字幕在线播放| 菩萨蛮人人尽说江南好唐韦庄 | 能在线免费看毛片的网站| 最近手机中文字幕大全| 午夜精品在线福利| 婷婷色av中文字幕| 日本三级黄在线观看| 国产成人精品一,二区| 久久久欧美国产精品| 日韩国内少妇激情av| 欧美+日韩+精品| 欧美日韩综合久久久久久| ponron亚洲| 国产一区二区在线观看日韩| 国产精品1区2区在线观看.| 亚洲第一区二区三区不卡| 男的添女的下面高潮视频| 亚洲av日韩在线播放| 亚洲激情五月婷婷啪啪| 少妇被粗大猛烈的视频| 五月玫瑰六月丁香| 18禁在线播放成人免费| 亚洲国产最新在线播放| 午夜福利视频1000在线观看| 在线免费观看不下载黄p国产| 久久精品国产99精品国产亚洲性色| 成年免费大片在线观看| 中文字幕亚洲精品专区| 直男gayav资源| 啦啦啦观看免费观看视频高清| 国产欧美日韩精品一区二区| 伦精品一区二区三区| 全区人妻精品视频| 91午夜精品亚洲一区二区三区| 91午夜精品亚洲一区二区三区| 在线观看一区二区三区| 日日撸夜夜添| 国产精品精品国产色婷婷| 亚洲婷婷狠狠爱综合网| 99久久精品国产国产毛片| 久久人人爽人人片av| 国产乱人偷精品视频| 看片在线看免费视频| 欧美激情久久久久久爽电影| 欧美精品一区二区大全| 欧美变态另类bdsm刘玥| h日本视频在线播放| 日韩人妻高清精品专区| 亚洲综合色惰| 亚洲国产精品成人综合色| 久99久视频精品免费| 欧美成人午夜免费资源| 尾随美女入室| 国产精品久久久久久久电影| av播播在线观看一区| 亚洲av成人精品一二三区| 欧美一区二区国产精品久久精品| 亚洲av一区综合| 欧美成人一区二区免费高清观看| 乱系列少妇在线播放| 别揉我奶头 嗯啊视频| 在线播放无遮挡| av天堂中文字幕网| 国产极品天堂在线| 99热网站在线观看| 国产一区亚洲一区在线观看| 国产免费视频播放在线视频 | 免费大片18禁| 日韩欧美精品免费久久| 国产69精品久久久久777片| 精品人妻一区二区三区麻豆| 国产午夜精品一二区理论片| 熟女电影av网| 波多野结衣高清无吗| 国产男人的电影天堂91| 午夜福利在线观看吧| 99热6这里只有精品| 中文字幕人妻熟人妻熟丝袜美| 欧美+日韩+精品| 国产爱豆传媒在线观看| 精品久久久久久电影网 | 黄色欧美视频在线观看| 亚洲国产精品合色在线| 国产女主播在线喷水免费视频网站 | 久99久视频精品免费| 久热久热在线精品观看| 成人综合一区亚洲| 欧美激情国产日韩精品一区| 我的老师免费观看完整版| 久久婷婷人人爽人人干人人爱| 亚洲av熟女| 99热这里只有是精品在线观看| 一级毛片aaaaaa免费看小| 最近中文字幕2019免费版| 精品久久久久久久久亚洲| 听说在线观看完整版免费高清| 男人的好看免费观看在线视频| 91精品国产九色| 欧美高清成人免费视频www| 午夜福利高清视频| 色哟哟·www| 亚洲四区av| 亚洲天堂国产精品一区在线| 国内精品一区二区在线观看| 亚洲av中文av极速乱| 国产欧美另类精品又又久久亚洲欧美| 男女视频在线观看网站免费| 免费看日本二区| 人人妻人人看人人澡| 国产精品久久久久久久电影| 国产 一区精品| 麻豆国产97在线/欧美| 18禁在线无遮挡免费观看视频| 中文字幕制服av| 欧美日本视频| 一区二区三区高清视频在线| 热99在线观看视频| 亚洲av电影在线观看一区二区三区 | 日韩欧美在线乱码| 大话2 男鬼变身卡| 九九久久精品国产亚洲av麻豆| 久久久精品欧美日韩精品| 国产黄片视频在线免费观看| 老司机影院成人| 久久99蜜桃精品久久| 精品久久久久久电影网 | 日韩视频在线欧美| 成人亚洲欧美一区二区av| 久久精品夜夜夜夜夜久久蜜豆| 我要搜黄色片| 韩国高清视频一区二区三区| 亚洲人成网站高清观看| .国产精品久久| 精品国产三级普通话版| 最近视频中文字幕2019在线8| 性色avwww在线观看| 国产久久久一区二区三区| 伊人久久精品亚洲午夜| 亚洲成人精品中文字幕电影| 男女边吃奶边做爰视频| 男人的好看免费观看在线视频| 国产精品久久电影中文字幕| 岛国毛片在线播放| 自拍偷自拍亚洲精品老妇| 久久人人爽人人爽人人片va| 一区二区三区乱码不卡18| 亚洲人成网站在线播| 熟妇人妻久久中文字幕3abv| 日本与韩国留学比较| 美女xxoo啪啪120秒动态图| 久久精品夜色国产| 精品少妇黑人巨大在线播放 | 日日干狠狠操夜夜爽| 国产精品一二三区在线看| 久久久久免费精品人妻一区二区| 只有这里有精品99| 成人特级av手机在线观看| 韩国av在线不卡| 欧美高清成人免费视频www| 国产极品天堂在线| 免费大片18禁| 干丝袜人妻中文字幕| 国产午夜精品论理片| 中文欧美无线码| 免费大片18禁| 极品教师在线视频| 网址你懂的国产日韩在线| 日日撸夜夜添| 国产成人a∨麻豆精品| 国产91av在线免费观看| 少妇熟女aⅴ在线视频| 久久精品久久久久久噜噜老黄 | 人人妻人人澡人人爽人人夜夜 | 2021天堂中文幕一二区在线观| 91久久精品国产一区二区三区| 国产美女午夜福利| 亚洲丝袜综合中文字幕| 中文天堂在线官网| 99在线人妻在线中文字幕| 春色校园在线视频观看| 高清在线视频一区二区三区 | 日韩三级伦理在线观看| 好男人在线观看高清免费视频| 国产免费又黄又爽又色| 精品熟女少妇av免费看| 亚洲国产欧洲综合997久久,| 亚洲国产精品成人久久小说| 欧美一级a爱片免费观看看| 亚洲电影在线观看av| 亚洲av成人av| 乱系列少妇在线播放| 国产又色又爽无遮挡免| 91久久精品电影网| 亚洲欧洲日产国产| 欧美xxxx性猛交bbbb| 国产精品99久久久久久久久| 亚洲精品成人久久久久久| 毛片一级片免费看久久久久| 久久精品国产亚洲av天美| 国产白丝娇喘喷水9色精品| 我的女老师完整版在线观看| 精品一区二区三区视频在线| 欧美97在线视频| 久久欧美精品欧美久久欧美| 搡老妇女老女人老熟妇| av线在线观看网站| 在线天堂最新版资源| 丰满乱子伦码专区| 久久精品国产亚洲网站| 亚洲欧美成人精品一区二区| 男女下面进入的视频免费午夜| 好男人视频免费观看在线| 国产亚洲av片在线观看秒播厂 | 亚洲av中文字字幕乱码综合| 又粗又爽又猛毛片免费看| 国产一区二区在线av高清观看| av女优亚洲男人天堂| 国产在线男女| 亚洲精品日韩在线中文字幕| 综合色丁香网| 欧美极品一区二区三区四区| 欧美日韩一区二区视频在线观看视频在线 | 国产一区二区在线av高清观看| 午夜激情福利司机影院| 亚洲性久久影院| 美女国产视频在线观看| 国产片特级美女逼逼视频| 国产精品99久久久久久久久| 99久久精品热视频| 日本欧美国产在线视频| 中国美白少妇内射xxxbb| 五月伊人婷婷丁香| 亚洲五月天丁香| 国产av一区在线观看免费| 插逼视频在线观看| 亚洲18禁久久av| 亚洲人与动物交配视频| 一个人看视频在线观看www免费| 久久精品久久久久久噜噜老黄 | 最近中文字幕2019免费版| 国产男人的电影天堂91| 韩国av在线不卡| 日韩,欧美,国产一区二区三区 | 久久精品国产鲁丝片午夜精品| 国产成人精品久久久久久| 亚洲欧洲日产国产| 亚洲欧美精品综合久久99| 免费观看在线日韩| 免费大片18禁| 女的被弄到高潮叫床怎么办| 亚洲国产高清在线一区二区三| АⅤ资源中文在线天堂| 99热这里只有是精品在线观看| 伦理电影大哥的女人| 高清日韩中文字幕在线| 亚洲人与动物交配视频| 日本熟妇午夜| 亚洲国产欧洲综合997久久,| 在线免费观看不下载黄p国产| 人妻制服诱惑在线中文字幕| 免费av毛片视频| 一本一本综合久久| 欧美+日韩+精品| 国产精品av视频在线免费观看| 日本欧美国产在线视频| 欧美高清成人免费视频www| 亚洲自拍偷在线| 一区二区三区免费毛片| 成人一区二区视频在线观看| 91av网一区二区| 欧美成人一区二区免费高清观看| 青春草视频在线免费观看| 国产 一区精品| 日韩高清综合在线| 真实男女啪啪啪动态图| 日本免费一区二区三区高清不卡| 国产高清国产精品国产三级 | 欧美变态另类bdsm刘玥| 在线观看一区二区三区| 亚洲欧美清纯卡通| 18+在线观看网站| 国产成人aa在线观看| 欧美不卡视频在线免费观看| 变态另类丝袜制服| 极品教师在线视频| 1000部很黄的大片| 我要搜黄色片| 亚洲天堂国产精品一区在线| 亚洲av中文av极速乱| 丝袜美腿在线中文| 天堂网av新在线| 免费看a级黄色片| 最近手机中文字幕大全| 亚洲在久久综合| 国产精品国产三级国产av玫瑰| 秋霞在线观看毛片| 美女脱内裤让男人舔精品视频| 狂野欧美激情性xxxx在线观看| 午夜福利成人在线免费观看| 国产精品综合久久久久久久免费| 嫩草影院新地址| 国产色爽女视频免费观看| 日本色播在线视频| 亚洲成人久久爱视频| 亚洲av成人精品一区久久| 99热这里只有是精品50| 免费看日本二区| 一级黄片播放器| 日韩一区二区三区影片| 1024手机看黄色片| av在线播放精品| 少妇的逼好多水| 最近2019中文字幕mv第一页| 欧美日本视频| 国产精品国产三级国产av玫瑰| 欧美3d第一页| 美女脱内裤让男人舔精品视频| 超碰av人人做人人爽久久| 精品久久久噜噜| 97人妻精品一区二区三区麻豆| 好男人在线观看高清免费视频| 欧美不卡视频在线免费观看| 色综合站精品国产| 高清在线视频一区二区三区 | 欧美一区二区亚洲| 精品久久久久久久久久久久久| 又粗又爽又猛毛片免费看| 最近手机中文字幕大全| 免费看光身美女| 精品久久久久久久久av| 尤物成人国产欧美一区二区三区| av免费观看日本| 中文字幕精品亚洲无线码一区| 国产av码专区亚洲av| 国产黄片视频在线免费观看| 麻豆一二三区av精品| 色吧在线观看| 老司机福利观看| 久久久午夜欧美精品| 国产精品嫩草影院av在线观看| www.av在线官网国产| 国产成人91sexporn| 色视频www国产| 精品人妻偷拍中文字幕| 欧美xxxx黑人xx丫x性爽| 国产精品99久久久久久久久| 色哟哟·www| 国产日韩欧美在线精品| 搡女人真爽免费视频火全软件| 久久99热6这里只有精品| 亚洲精品aⅴ在线观看| 一级毛片我不卡| www.av在线官网国产| 国产视频首页在线观看| 国产精品永久免费网站| 亚洲成人精品中文字幕电影| 日本一二三区视频观看| 国产精品.久久久| 亚洲精品国产成人久久av| 中文字幕人妻熟人妻熟丝袜美| 亚洲乱码一区二区免费版| 在线免费十八禁| 亚洲中文字幕日韩| 免费搜索国产男女视频| 麻豆成人av视频| 国产一区二区在线av高清观看| 丝袜喷水一区| 国产成人午夜福利电影在线观看| 人妻制服诱惑在线中文字幕| 一级毛片电影观看 | 亚洲第一区二区三区不卡| 一二三四中文在线观看免费高清| 波多野结衣巨乳人妻| 亚州av有码| 高清毛片免费看| 亚洲精品日韩av片在线观看| 午夜激情福利司机影院| 寂寞人妻少妇视频99o| 亚洲精品影视一区二区三区av| 免费看光身美女| 免费观看人在逋| 免费一级毛片在线播放高清视频| 我的女老师完整版在线观看| 老司机福利观看| 黄片无遮挡物在线观看| 免费黄色在线免费观看| 国产一级毛片七仙女欲春2| 精品久久久久久久末码| 久久久久国产网址| 色综合站精品国产| 夜夜爽夜夜爽视频| 久久久久久伊人网av| 亚洲美女搞黄在线观看| 自拍偷自拍亚洲精品老妇| 午夜爱爱视频在线播放| 亚洲第一区二区三区不卡| 色播亚洲综合网| 内射极品少妇av片p| 日本猛色少妇xxxxx猛交久久| 国产综合懂色| 哪个播放器可以免费观看大片| 麻豆乱淫一区二区| 国产女主播在线喷水免费视频网站 | 黄色配什么色好看| 亚洲av电影在线观看一区二区三区 | 国产一级毛片七仙女欲春2| 少妇猛男粗大的猛烈进出视频 | 国产精品乱码一区二三区的特点| 97在线视频观看| 免费人成在线观看视频色| 国产精品三级大全| 99久久精品一区二区三区| АⅤ资源中文在线天堂| 中文字幕久久专区| 美女黄网站色视频| av在线老鸭窝| 国产精品国产三级国产av玫瑰| 日韩欧美国产在线观看| 久久这里只有精品中国| 国产精品国产三级国产专区5o | 成人av在线播放网站| 亚洲精品aⅴ在线观看| 国产精华一区二区三区| 夜夜看夜夜爽夜夜摸| 亚洲五月天丁香| 三级经典国产精品| 久久午夜福利片| 波野结衣二区三区在线| 久久韩国三级中文字幕| 亚洲国产精品合色在线| 天美传媒精品一区二区| 搞女人的毛片| 在线观看美女被高潮喷水网站| 亚洲国产日韩欧美精品在线观看| 一级毛片电影观看 | 2021天堂中文幕一二区在线观| 非洲黑人性xxxx精品又粗又长| 午夜福利高清视频| 男人和女人高潮做爰伦理| 熟女电影av网| 日韩高清综合在线| 精品国产露脸久久av麻豆 | 深夜a级毛片| 狂野欧美白嫩少妇大欣赏| 天堂中文最新版在线下载 | 国产精品99久久久久久久久| 一级毛片久久久久久久久女| 在线播放无遮挡| 深爱激情五月婷婷| 欧美日本视频| 嫩草影院精品99| 在线播放无遮挡| 偷拍熟女少妇极品色| 国产成人一区二区在线| 九九热线精品视视频播放| 18+在线观看网站| 丰满乱子伦码专区| 日韩在线高清观看一区二区三区| 久久久精品94久久精品| 看黄色毛片网站| 成人特级av手机在线观看| 国产午夜精品一二区理论片| 丰满乱子伦码专区| 国产成人精品一,二区| 亚洲国产欧美在线一区| 成人美女网站在线观看视频| 黑人高潮一二区| 大又大粗又爽又黄少妇毛片口| 国产精品一区二区三区四区久久| 亚洲在线自拍视频| 中文精品一卡2卡3卡4更新| 国产高清三级在线| 亚洲18禁久久av| 啦啦啦观看免费观看视频高清| 亚洲国产欧美在线一区| 天堂av国产一区二区熟女人妻| 男女边吃奶边做爰视频| 国产午夜精品一二区理论片| 亚洲最大成人av| 久久久久免费精品人妻一区二区| 免费观看人在逋| 黄色一级大片看看| 欧美成人a在线观看| 夜夜看夜夜爽夜夜摸| 午夜精品在线福利| 中文天堂在线官网| 秋霞在线观看毛片| 亚洲成人精品中文字幕电影| 国产v大片淫在线免费观看| 久久久久精品久久久久真实原创| 内地一区二区视频在线| 亚洲av成人精品一二三区| 级片在线观看| 变态另类丝袜制服| 91狼人影院| 一区二区三区四区激情视频| 国产精品1区2区在线观看.| 午夜精品在线福利| 人人妻人人澡欧美一区二区| 老司机福利观看| 免费电影在线观看免费观看| 一级毛片aaaaaa免费看小| 久久综合国产亚洲精品| 看免费成人av毛片| 亚洲五月天丁香| 寂寞人妻少妇视频99o| 人妻少妇偷人精品九色| 午夜福利在线在线| 成人二区视频| 精品一区二区免费观看| 国产精品麻豆人妻色哟哟久久 | 亚洲国产欧美人成| 亚洲无线观看免费| 亚洲aⅴ乱码一区二区在线播放| av福利片在线观看| 精品欧美国产一区二区三| 久久久久久九九精品二区国产| a级毛色黄片| 日本色播在线视频| 亚洲精品一区蜜桃| 国产av不卡久久| av在线亚洲专区| 六月丁香七月| 国产精品一区二区性色av| 在线免费十八禁| 亚洲精品日韩在线中文字幕| 国产v大片淫在线免费观看| 3wmmmm亚洲av在线观看| 极品教师在线视频| 亚洲精品,欧美精品| 亚洲成人久久爱视频| 国产午夜精品久久久久久一区二区三区| 国产真实乱freesex| 欧美三级亚洲精品| 在现免费观看毛片| 亚洲精品日韩在线中文字幕| 成人二区视频| 久久久久久伊人网av| 国产伦精品一区二区三区四那| 一级毛片久久久久久久久女|