• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    Design and Simulation of Ring Network-on-Chip for Different Configured Nodes

    2022-08-24 03:31:54ArpitJainRakeshKumarDwivediHammamAlshazlyAdeshKumarSamiBourouisandManjitKaur
    Computers Materials&Continua 2022年5期

    Arpit Jain,Rakesh Kumar Dwivedi,Hammam Alshazly,Adesh Kumar,Sami Bourouis and Manjit Kaur

    1Faculty of Engineering&Computer Sciences,Teerthanker Mahaveer University,Moradabad,Uttar Pradesh,244001,India

    2Faculty of Computers and Information,South Valley University,Qena,83523,Egypt

    3Department of Electrical and Electronics Engineering,School of Engineering,University of Petroleum and Energy Studies,Dehradun,248007,India

    4Department of Information Technology,College of Computers and Information Technology,Taif University,Taif,21944,Saudi Arabia

    5School of Engineering and Applied Sciences,Bennett University,Greater Noida,201310,India

    Abstract:The network-on-chip(NoC)technology is frequently referred to as a front-end solution to a back-end problem.The physical substructure that transfers data on the chip and ensures the quality of service begins to collapse when the size of semiconductor transistor dimensions shrinks and growing numbers of intellectual property(IP)blocks working together are integrated into a chip.The system on chip (SoC) architecture of today is so complex that not utilizing the crossbar and traditional hierarchical bus architecture.NoC connectivity reduces the amount of hardware required for routing and functions,allowing SoCs with NoC interconnect fabrics to operate at higher frequencies.Ring (Octagons) is a direct NoC that is specifically used to solve the scalability problem by expanding each node in the shape of an octagon.This paper discusses the ring NoC design concept and its simulation in Xilinx ISE 14.7,as well as the communication of functional nodes.For the field-programmable gate array(FPGA)synthesis,the performance of NoC is evaluated in terms of hardware and timing parameters.The design allows 64 to 256 node communication in a single chip with‘N’bit data transfer in the ring NoC.The performance of the NoC is evaluated with variable nodes from 2 to 256 in Digilent manufactured Virtex-5 FPGA hardware.

    Keywords: Ring NoC; FPGA synthesis; nodes communication; SoC design;integrated synthesis environment

    1 Introduction

    Integrated circuits design and their manufacturing completely depend on the integration of different sub-modules,which are the pre-design block of the IP and cores[1]at the single chip.The property of reprocessing always resides in any ICs design.Manufacturing and semiconductors companies are working on the new challenges in the field of networks chip design and their throughput.The reuse of already developed submodules or functional blocks is a new idea to design the circuits having high performance in a shorter period having larger gate counts.The developed design based on the discussed formalities is called core-based or IP-based design or simple as SoC [2].Many applications need architectures that are based on bus topological structures and bus-based architectures may be used to prevent the performance of these systems, as there is an increment in SoC-based IP modules [3].The systems,which generally use bus-based communication[4],are not able to meet the requirement of bandwidth, power consumption, and latency.NoC [5] is the solution for such a communicationbased system,which is a bottleneck for an embedded switching network to interconnect the different IP modules in SoCs.In comparison to the bus-based communication system, the bandwidth and design space is larger to maintain the arbitration mechanism and routing algorithms and their implementation strategies with different communication infrastructure.Moreover,NoC is very much helpful for fault tolerance [6] and enables SoC design engineers to search the suitable solutions for several system constraints and characteristics.

    The current SoC system design [7] and development depends on most of the factors such as time to market, design time, design productively gap [8].The current semiconductor and computer networking companies are looking the fast and reliable design and solutions in the field of computer nodes communication and technology using the single chip.The chip performance is estimated by many parameters such as delay, frequency of operation, power consumption and chip areas, and cost of design in the real-time system [9].Most of the functionality of the system depends on the power requirements and frequency.The power is complete relating to the hardware and memory resources utilized by the system itself.NoC is the network version of the chip-based SoC[10]working in a multiprocessor environment.When the multiple nodes want to communicate in a real-time environment, there is the required scalable and feasible architecture that can be reprogrammed and used instead of the failure of any one of the nodes.

    The rest of the paper is structured as follows.Section 2 discusses the related work.Section 3 explains ring NoC.The intercommunication logic is explained in Section 4.The results and discussion are reported in Section 5.Finally,Section 6 draws the paper conclusion.

    2 Related Work

    The NoC is organized and structured by its topology[11],which includes the whole arrangement of routers and cores, as well as the ways used to comprehend routing, arbitration, buffering, flow management,and switching techniques[12].The data flow control refers to the amount of data traffic or intensity that passes through the routers and channels.Routing[13]is a strategy or approach for determining the best path for a data or message from the transmitter to the desired end or receiver.The arbitration [14] mechanism assigns the scheduling or priority of tasks or sets the rules when multiple devices want to communicate with the master device at the same time or the same node requests multiple messages.Switching is the technique that defines how incoming traffic is accepted by a router and send to the output port of the router.In the last,buffering is the strategy or technique used to process and store data or messages in the case of a busy output channel.Hence, large-scale NoC design depends on routing, flow control, switching, and buffering.When multiple nodes are communicating in real-time,they are arranged in a specific topology.The topology is categorized as direct or indirect.Examples of direct topology are ring, torus, and mesh.Mesh is the highly used topology in NoC Communication.The 2D mesh[15]and torus topology follow the XY routing.The current manufacturing companies are looking for a reliable solution for NoC and application-specific routing algorithms[16].Another important feature is that weather the network size is expandable in terms of nodes.The NoC chip time to market time depends on the design time of the NoC.If it takes a long time to launch the particular NoC in the market, there is no use in conducting research and meeting market deadlines.

    NoC architecture has been used for the secured communication based on the cryptographic approach [17] by embedding encryption and decryption chip.The NoC was designed for the mesh,ring, and torus architectures, and comparative performance on FPGA was estimated based on supporting hardware and timing parameters.The designs were simulated on Modelsim and Xilinx software environments to check the functional behavior and data communication among nodes for Virtex-5 FPGA.The ZigBee wireless communication[18]supports star,mesh,and cluster trees.The hardware chip design and synthesis were carried on Virtex-5 FPGA,and data communication among all nodes was verified for the same topological NoC.The NoC strategy[19]has been proven one of the most efficient techniques for utilizing interconnections,and perform inter-communication between several nodes integrated on a single chip.The 2D NoC router was designed[20]using very-high-speed integrated circuit hardware description language(VHDL)and further applied for the implementation of the mesh NoC (4×4).Crossbar architecture (5×4) has been designed using VHDL [21] and simulated in Xilinx ISE 14.1 targeting Xilinx XC5VLX30-3 FPGA to validate the functionality of NOC on hardware.The 3D mesh NoC(4×4×4)was designed using VHDL in Xilinx ISE 14.2 and synthesized on Virtex-5 FPGA.The XYZ routing was used[22]for the identification of the nodes and the performance was evaluated based on FPGA hardware and timing parameters.The tree NoC[23]was designed using VHDL and synthesized on Virtex-5 FPGA.The FPGA resource details are very important for the designer to pre-estimate of the hardware resources for the specific chip.Machine learning [24] has been applied to estimate the accuracy of the FPGA hardware for mesh, star, and tree NoC, whose architecture was synthesized already on FPGA.Multilayer mesh NoC [25] was implemented in Xilinx ISE 14.2 in which the NoC was spitted into 8 layers and each layer was having 64 nodes to communicate with each other.

    The contention-free Optical Ring Network-on-Chip(ORNoC)[26]was designed and constructed for scalable networks that supported 1296 nodes in 2D and 3D NoC.FPGA is utilized in data communication and telecoms switching applications such as dual-tone multifrequency(DTMF)and NoC[27].The ring NoC has been realized as photonic integrated circuits(PIC)[28].The performance of the bus-based and ring-based NoCs is compared, and it is projected that the ring NoC has demonstrated greater performance in terms of bit error rate (BER) than the bus-based NoC.The augment-based router buffered NoC [29] was designed for a reconfigurable ring architecture by manipulating the cycle decomposition of a torus bufferless network.In the runtime,the ring topologies were configured based on the performance of different cycle decompositions of the torus network to reduce the static power,and packet latency for accurate workloads.The ring network was used to build the neuromorphic-based NoC architecture [30].The performance of the ring NoC was thoroughly assessed in terms of energy, latency, and resource utilization using three spike-based datasets, with neuromorphic architecture based on ring network yielding 18%improved results than mesh.

    The practical applications of such networks can be realized for the hardware chip implementation of neuromorphic computing devices,wireless sensor networks nodes deployment,and different digital communication systems.NoC has been widely implemented for ASIC and FPGA realization.The common NoC are mesh,star,ring,tree,and hybrid,which are used based on application.Mesh NoC has been proven one of the reliable NoC for several embedded applications.Ring NoC is one of the well-established direct NoC that provides two-hop communication between any pair of nodes in the ring based on shortest route finding.The design can be extended for the large scale in which multiple nodes are arranged in a ring fashion and communicate with each other.The problem statement of the research work is to estimate the performance of the ring NoC with larger nodes and analyze the hardware and timing parameters on FPGA.

    3 Ring NoC

    Ring topology is a well-known topology based on direct connections.The example of the ring NoC is an octagon,which is a simple structure in which 8 nodes communicate to each other with the help of 12 interconnecting links.The Octagon is shown in Fig.1.The links are helping in the two ways communication of the structured NoC arranged in a ring shape[31].It is following the easy and simple algorithm to choose the shortest path of routing.A switch is used to connect the nodes and establishes the communication[32]in multidimensional shape.Fig.2 shows the examples of 64 nodes are shaped in the ring form.To address 64 nodes in ring form the addressing of 6 bit is required.It is started from“000000”as M0 for node 0 and ended with“111111”as M63 for node 63.

    Figure 1:Ring NoC structure using 8 nodes

    Figure 2:Ring NoC structure using 64 nodes[33]

    Tab.1 lists the addressing and behavior of router selection in the ring topological structure from node 0 to node 63 and corresponding routers as R0 to R63.All the nodes in the ring can communicate with each other.The node data packet has the data format in which the source node,destination nodes address is kept of 6-bit each,and 256-bit is the size of data.The inter-process communication is done by the ring-based NoC and corresponding architecture.Nodes are understood with the help of source address and destination address.For example,let node 1 wants to communicate with node 15 then the source address will be“000001”and the destination node address will be“00001111”.If a node wants to communicate with anyone, it has the probability to communicate with any of the target nodes as shown in Fig.3.

    Table 1:Node identification scheme in-ring NoC(64 nodes)

    Table 1:Continued

    Figure 3:Node-0(000000)intercommunication to other nodes[33]

    The packet data is transmitted from the source router to the target router.Fig.4 shows the packet information having 6 bit defined for source router and 6-bit defined for target router.When multiple requests are arriving at one of the destinations,the priority based on first input first output(FIFO)logic is given to set the target nodes.The data of‘n’bit transfer is possible in-ring NoC but in our case,it is considered 256 bit.

    Figure 4:Communication data format

    4 Intercommunication Logic

    The node logic diagram of the ring NoC architecture is shown in Fig.5.The model supports the intercommunication of 64 nodes in real-time.From a hardware implementation point of view, each node associated with its processing elements is considered a memory element.

    The data path architecture for the designing of 64 nodes needs a 6-bit source address.Therefore,a decoder of size (6×64) is needed to decode the address.All nodes are accessed with their source address and decoder unit.A node can communicate to one node at a time for that (64×1)demultiplexer is used to select the output node or destination node.The destination node is also identified with the help of a 6-bit node address.The memory unit has 64 registers of the length of data width.These registers are selected with their address of 6-bit.To write the data in the register the write_en control signal is enabled and reading of data is done with the help of signal read_en.The data writing and reading is taken place concerning node address as source_address and destination_address.

    Figure 5:Datapath logic diagram[33]

    5 Results&Discussion

    The register transfer level(RTL)view of the 2D ring network is shown in Fig.6 and its internal schematic is shown in Fig.7.The top view representation of the developed design corresponds to its pins details and input/output logic is presented with the help of RTL schematics[34].The inputs and outputs of the RTL form the entity of the chip.Tab.2 explains the pin details of ring NoC.The functional simulation of the ring network topological NoC is shown in Fig.8.The Fig.9 presents the Modelsim result simulation of 256-bit data in ASCII for ring NoC.The simulation presents the data transfer from source node N1to destination node N8.The Modelsim software functional simulation is using the inputs given.

    Figure 6:RTL view of ring NoC

    Figure 7:Internal schematic of ring NoC

    Table 2:Design pins and their functional description for ring NoC

    Table 2:Continued

    Figure 8:Modelsim result simulation of 256-bit data in hexadecimal for ring NoC

    Step 1:Set the value of reset to‘1’and execute the program;all node data will have zero output.

    Step 2:Set the value of reset to zero and apply a clock pulse on the rising edge.With input data,force the values of source address,destination address,and the data value of the destination node,then run.

    Step 3:Set the address as the source address and destination address of destination nodes,as well as the input data packet on the input source,and run it.The flow chart of the simulation process is given in Fig.10.

    Test Data (Ring):First reset = ‘1’and run.It will make all the router or nodes data to zero.Then reset=‘0’and give direct positive clock signal.Assign the Write_en=‘1’,in_node_address=“000001”out_node_address = “001001”, based on output node, data_in = “54 4D 55 40 54 4D 55 40 43 6F 6D 70 75 74 65 72 54 4D 55 40 54 4D 55 40 43 6F 6D 70 75 74 65 72”in hexadecimal or TMU@TMU@ComputerTMU@TMU@Computer in ASCII.The same data is from source node M1<255:0>.When Write_en=‘0’,Read_in=‘1’,the destination node M9<255:0>and data_out<255:0>are getting the same data.Data_out=“0101 0100 0100 1101 0101 0101 0100 0000 0101 0100 0100 1101 0101 0101 0100 0000 0100 0011 0110 1111 0110 1101 0111 0000 0111 0101 0111 0100 0110 0101 0111 0010 0101 0100 0100 1101 0101 0101 0100 0000 0101 0100 0100 1101 0101 0101 0100 0000 0100 0011 0110 1111 0110 1101 0111 0000 0111 0101 0111 0100 0110 0101 0111 0010”in binary.

    Figure 9:Modelsim result simulation of 256-bit data in ASCII for ring NoC

    The device utilization summary[35]shows the percentage of hardware that was used in the chip design and synthesis.The timing report calculates the shortest and longest time to reach the output.Timing parameters are used to provide more information on delay parameters such as the minimum period time, the minimum input arrival time before the clock, and the maximum output necessary time after the clock.The synthesis report generated by Xilinx software displays the exact information of device utilization as well as a summary of timing.The details relating to the hardware and timing summary are included in Tabs.3 and 4 respectively.Fig.11 presents the hardware usage graph with different cluster sizes in the ring NoC in Virtex-5 FPGA.Fig.12 presents the timing graph with different cluster sizes in the ring NoC.

    Figure 10:Flow chart for ring NoC

    Table 3:Hardware parameters summary for ring NoC

    Table 4:Timing detailed parameters for ring NoC

    Figure 11:Hardware utilization with cluster size in the ring NoC

    Figure 12:Timing values with cluster size in the ring NoC

    The Virtex-5(XC5VLX110T)FPGA supports up to 680 users I/Os with a wide selection of I/O standards from 1.2 V to 3.3 V at 550 MHz.It is having 65-nm Copper CMOS process processing technology with 1.0 V core voltage and 12-layer metal provides extreme routing capability and accommodates hard-IP immersion.The triple oxide technology provides reduced static power consumption with 10-bit ADC.In the FPGA verification, the .bit file of the configured ring NoC is burned into FPGA with the help of input switches as the address of the source and destination node.The logic synthesis is carried out after the logic implementation,routing,and placement into the FPGA device.The data communication is verified on the corresponding LEDs with‘1’and‘0’logic.The comminated data of the destination nodes is verified on the LED byte by byte.

    In comparison to Ref.[33],the designed chip is optimal in terms of slices,flip flops,and memory hardware utilization.The designed NoC supported 625 MHz frequency with 20.195 ns delay.The existing design supported 535.733 MHz on Virtex-5 FPGA with 263208 kB memory.The designed chip is having greater frequency support with optimal delay implying a faster response in comparison to the existing design.The designed chip supported‘N’bit data communication whereas the existing design is limited to 16-bit data.

    6 Conclusions

    The ring NoC hardware chip design was completed successfully in Xilinx ISE 14.7 software,and the design was carried out for 64 nodes.The nodes are identified as node 0 (000000) to node 63(111111).Similarly,the nodes are numbered as node-0(00000000)to node-255(11111111).The RTL depicts all of the design’s pins in detail,while the Modelsim functional simulation depicts successful data flow between the nodes.The design concept is scalable,and it may be extended to a large number of nodes to configure individual applications, according to the current stage of the work.The NoC design offers 64 nodes at 230 MHz and 256 nodes at 625 MHz,indicating faster switching for highspeed embedded applications.For 64 and 256 nodes,the predicted combinational latency is 16.235 ns and 20.915 ns,respectively.The design supports‘N’bit data communication and 256-bit data is verified in simulation and synthesis.The hardware and timing values are also seen to increase as the cluster size of the NoC increases,which will certainly increase as the number of nodes grows.When the nodes communicate in a larger network,security becomes an issue.The NoC hardware maintains optimal network performance and security can be addressed by integrating different encryption and decryption algorithms at transmitting and receiving ends.We intend to incorporate the notion of hardware chip security in the future by incorporating cryptographic encryption and description in the hardware chip itself.The network-on-chip attacks detection and security can be addressed by embedding the security algorithms so that the NoC can be applicable for high-speed communication and security requirements such as in 5G communication and cloud computing.

    Funding Statement:This work was supported by the Taif University Researchers Supporting Project,Taif University,Taif,Saudi Arabia,under Grant TURSP-2020/26.

    Conflicts of Interest:The authors declare that they have no conflicts of interest to report regarding the present study.

    国产不卡一卡二| 日本一区二区免费在线视频| 777米奇影视久久| 日日爽夜夜爽网站| 欧美 日韩 精品 国产| 一进一出好大好爽视频| 国产亚洲精品久久久久5区| tocl精华| 一级片'在线观看视频| 国产1区2区3区精品| 黄色成人免费大全| 日韩精品免费视频一区二区三区| 一级片免费观看大全| 日韩有码中文字幕| 一区二区三区国产精品乱码| 亚洲国产欧美日韩在线播放| 国产午夜精品久久久久久| 亚洲人成电影观看| 91麻豆av在线| 一本大道久久a久久精品| 成人国产一区最新在线观看| 免费高清在线观看日韩| 三级毛片av免费| 免费观看精品视频网站| ponron亚洲| 人人妻人人爽人人添夜夜欢视频| 后天国语完整版免费观看| 亚洲精品国产色婷婷电影| a级毛片黄视频| 亚洲国产精品sss在线观看 | 美女高潮到喷水免费观看| 黑丝袜美女国产一区| 亚洲性夜色夜夜综合| 久9热在线精品视频| 久久人妻av系列| 黄色成人免费大全| 在线免费观看的www视频| 亚洲五月天丁香| 婷婷丁香在线五月| 国产精品99久久99久久久不卡| 一级a爱片免费观看的视频| 精品国产一区二区三区久久久樱花| 在线观看免费午夜福利视频| 国产成人精品久久二区二区免费| 婷婷精品国产亚洲av在线 | 久久精品国产综合久久久| 亚洲一区中文字幕在线| 亚洲中文日韩欧美视频| 精品人妻熟女毛片av久久网站| 一区二区日韩欧美中文字幕| 少妇被粗大的猛进出69影院| 在线观看免费视频网站a站| 另类亚洲欧美激情| 人人妻人人爽人人添夜夜欢视频| 亚洲精品国产精品久久久不卡| 叶爱在线成人免费视频播放| 亚洲七黄色美女视频| 18在线观看网站| 国产欧美日韩一区二区精品| 久久这里只有精品19| 国产精品亚洲av一区麻豆| 老司机午夜十八禁免费视频| 免费在线观看黄色视频的| 老司机午夜福利在线观看视频| 久久影院123| 精品少妇久久久久久888优播| 一边摸一边抽搐一进一出视频| 精品亚洲成国产av| 大型av网站在线播放| 99久久综合精品五月天人人| 午夜激情av网站| 午夜福利乱码中文字幕| 男人的好看免费观看在线视频 | 亚洲久久久国产精品| 人妻丰满熟妇av一区二区三区 | 亚洲 欧美一区二区三区| 两个人看的免费小视频| 日日夜夜操网爽| 成人永久免费在线观看视频| 老司机在亚洲福利影院| 欧美日韩瑟瑟在线播放| 欧美不卡视频在线免费观看 | 怎么达到女性高潮| 日日爽夜夜爽网站| bbb黄色大片| 老司机午夜福利在线观看视频| 免费av中文字幕在线| 黄色怎么调成土黄色| 国产1区2区3区精品| 又黄又粗又硬又大视频| 悠悠久久av| 黄色视频不卡| 国产精品亚洲av一区麻豆| 老司机深夜福利视频在线观看| 无遮挡黄片免费观看| 男女之事视频高清在线观看| 搡老乐熟女国产| 亚洲成人免费电影在线观看| 国产一区二区激情短视频| 操出白浆在线播放| 欧美性长视频在线观看| 久久天堂一区二区三区四区| 午夜精品久久久久久毛片777| 欧美最黄视频在线播放免费 | 国产欧美日韩一区二区三区在线| 中文字幕另类日韩欧美亚洲嫩草| 伦理电影免费视频| 欧美日韩黄片免| 成年人免费黄色播放视频| 99精品久久久久人妻精品| 日日摸夜夜添夜夜添小说| 嫩草影视91久久| 99精国产麻豆久久婷婷| 久久久国产成人精品二区 | 中文字幕制服av| 岛国毛片在线播放| 在线av久久热| 欧美人与性动交α欧美软件| 亚洲第一av免费看| av超薄肉色丝袜交足视频| 国产精品一区二区在线不卡| 男人舔女人的私密视频| 亚洲国产精品一区二区三区在线| 国产日韩一区二区三区精品不卡| 精品人妻1区二区| 日本a在线网址| 午夜久久久在线观看| 一级黄色大片毛片| 天堂动漫精品| 精品欧美一区二区三区在线| 黄网站色视频无遮挡免费观看| 日本精品一区二区三区蜜桃| 夜夜夜夜夜久久久久| 在线十欧美十亚洲十日本专区| 日韩欧美一区视频在线观看| 99香蕉大伊视频| 欧美久久黑人一区二区| 国产精品影院久久| 电影成人av| 精品第一国产精品| 亚洲全国av大片| 欧美激情极品国产一区二区三区| 国产区一区二久久| 麻豆成人av在线观看| 深夜精品福利| 国产成人免费观看mmmm| 女同久久另类99精品国产91| 久久香蕉国产精品| 熟女少妇亚洲综合色aaa.| 久久国产精品影院| 老司机影院毛片| 中出人妻视频一区二区| 国产精品亚洲一级av第二区| 日韩视频一区二区在线观看| 成人18禁高潮啪啪吃奶动态图| 国产成人欧美| 亚洲av日韩在线播放| 男女高潮啪啪啪动态图| 久久久精品区二区三区| 亚洲美女黄片视频| 欧美国产精品一级二级三级| 淫妇啪啪啪对白视频| 搡老熟女国产l中国老女人| 久久香蕉精品热| 亚洲第一av免费看| 另类亚洲欧美激情| 久久久水蜜桃国产精品网| videosex国产| 满18在线观看网站| 国产av又大| 人妻久久中文字幕网| 91老司机精品| 99国产精品99久久久久| 欧美日韩av久久| 99国产极品粉嫩在线观看| 欧美黄色片欧美黄色片| 男女下面插进去视频免费观看| 热99re8久久精品国产| 在线播放国产精品三级| 一本大道久久a久久精品| 999久久久国产精品视频| 99在线人妻在线中文字幕 | 自线自在国产av| 亚洲欧美一区二区三区黑人| 欧美最黄视频在线播放免费 | 丰满的人妻完整版| 99久久精品国产亚洲精品| 欧美日韩av久久| 国产欧美日韩精品亚洲av| 亚洲一区高清亚洲精品| 精品一区二区三区视频在线观看免费 | 女人被躁到高潮嗷嗷叫费观| 亚洲国产欧美一区二区综合| 成人精品一区二区免费| 18禁国产床啪视频网站| 在线av久久热| 国产99白浆流出| 老司机影院毛片| 黑人猛操日本美女一级片| 欧美日韩av久久| 天天影视国产精品| 精品国产一区二区久久| 少妇 在线观看| av有码第一页| 亚洲欧洲精品一区二区精品久久久| 三上悠亚av全集在线观看| 69av精品久久久久久| 淫妇啪啪啪对白视频| 十八禁高潮呻吟视频| 久久亚洲真实| 国产成+人综合+亚洲专区| 国产一卡二卡三卡精品| 可以免费在线观看a视频的电影网站| 亚洲中文字幕日韩| 亚洲av第一区精品v没综合| 国产欧美亚洲国产| 操美女的视频在线观看| 超碰97精品在线观看| 免费女性裸体啪啪无遮挡网站| 欧美大码av| 久久精品国产a三级三级三级| 夜夜爽天天搞| 亚洲av片天天在线观看| 亚洲精品美女久久久久99蜜臀| 最新在线观看一区二区三区| 欧美 日韩 精品 国产| 男女下面插进去视频免费观看| 日日夜夜操网爽| 一区福利在线观看| 最新在线观看一区二区三区| 国产成人欧美| 电影成人av| 亚洲av片天天在线观看| 国产欧美日韩精品亚洲av| 大片电影免费在线观看免费| 极品少妇高潮喷水抽搐| 如日韩欧美国产精品一区二区三区| 亚洲专区字幕在线| 成人免费观看视频高清| 高潮久久久久久久久久久不卡| 无遮挡黄片免费观看| 午夜精品在线福利| 侵犯人妻中文字幕一二三四区| 久久久国产精品麻豆| 国产精品欧美亚洲77777| 成人国产一区最新在线观看| 后天国语完整版免费观看| 亚洲一区中文字幕在线| 国产成人精品在线电影| 黑人欧美特级aaaaaa片| 另类亚洲欧美激情| 亚洲免费av在线视频| 建设人人有责人人尽责人人享有的| 久久中文字幕一级| 国精品久久久久久国模美| 欧美黑人精品巨大| 色婷婷av一区二区三区视频| 欧美日韩亚洲高清精品| 亚洲五月婷婷丁香| 又紧又爽又黄一区二区| 成在线人永久免费视频| 美女福利国产在线| 99在线人妻在线中文字幕 | 欧美日本中文国产一区发布| 中文字幕最新亚洲高清| 久久精品国产亚洲av香蕉五月 | 在线永久观看黄色视频| 精品欧美一区二区三区在线| 精品人妻1区二区| 久久午夜亚洲精品久久| 国产亚洲av高清不卡| 免费观看人在逋| 国产99久久九九免费精品| 两个人免费观看高清视频| 国产亚洲欧美98| 亚洲国产欧美日韩在线播放| 两性夫妻黄色片| 亚洲色图av天堂| 天堂√8在线中文| 男女高潮啪啪啪动态图| av在线播放免费不卡| 99久久精品国产亚洲精品| 老司机靠b影院| 电影成人av| 午夜福利影视在线免费观看| 亚洲av电影在线进入| 人人澡人人妻人| 国产又色又爽无遮挡免费看| 夜夜夜夜夜久久久久| 999精品在线视频| 色精品久久人妻99蜜桃| 757午夜福利合集在线观看| 女性生殖器流出的白浆| 一级毛片精品| 欧美日本中文国产一区发布| 久久国产精品人妻蜜桃| 亚洲精品一二三| 777米奇影视久久| 十八禁高潮呻吟视频| 欧美人与性动交α欧美精品济南到| 亚洲专区国产一区二区| 久久亚洲真实| 午夜激情av网站| 一夜夜www| 真人做人爱边吃奶动态| av有码第一页| 少妇猛男粗大的猛烈进出视频| 欧美黑人欧美精品刺激| 黄片播放在线免费| 黄色女人牲交| √禁漫天堂资源中文www| 亚洲成人免费av在线播放| 国产精品偷伦视频观看了| 国产乱人伦免费视频| 男女之事视频高清在线观看| 老司机深夜福利视频在线观看| 色94色欧美一区二区| 人妻丰满熟妇av一区二区三区 | 校园春色视频在线观看| 一a级毛片在线观看| 久久久国产成人精品二区 | 久久中文字幕一级| 午夜福利影视在线免费观看| 欧美激情高清一区二区三区| 国产免费男女视频| 91av网站免费观看| 亚洲 欧美一区二区三区| 一级a爱片免费观看的视频| 国产精品久久久久久人妻精品电影| 精品久久久久久久久久免费视频 | 久久香蕉精品热| 欧美日韩中文字幕国产精品一区二区三区 | 国产人伦9x9x在线观看| 999久久久精品免费观看国产| 天天添夜夜摸| 欧洲精品卡2卡3卡4卡5卡区| 午夜福利影视在线免费观看| 久久人人97超碰香蕉20202| 人妻 亚洲 视频| 久久精品成人免费网站| 丰满人妻熟妇乱又伦精品不卡| 亚洲五月色婷婷综合| 美女高潮喷水抽搐中文字幕| 99久久国产精品久久久| 又黄又爽又免费观看的视频| 国产高清激情床上av| 99精品久久久久人妻精品| 高清欧美精品videossex| 国产一区有黄有色的免费视频| 大香蕉久久网| 首页视频小说图片口味搜索| 午夜91福利影院| 久久久精品区二区三区| 日韩视频一区二区在线观看| 国产成人啪精品午夜网站| 国产精品综合久久久久久久免费 | 久久精品国产清高在天天线| 最近最新中文字幕大全电影3 | 久久草成人影院| 国产亚洲精品第一综合不卡| 中文字幕色久视频| 国产一区在线观看成人免费| www.精华液| av欧美777| 自拍欧美九色日韩亚洲蝌蚪91| 欧美av亚洲av综合av国产av| 欧美丝袜亚洲另类 | 757午夜福利合集在线观看| 丝袜美腿诱惑在线| 热99国产精品久久久久久7| 欧美激情高清一区二区三区| 在线十欧美十亚洲十日本专区| 亚洲七黄色美女视频| 国产精品乱码一区二三区的特点 | 丁香六月欧美| 亚洲欧洲精品一区二区精品久久久| 亚洲欧美精品综合一区二区三区| 久久精品人人爽人人爽视色| 久久ye,这里只有精品| 麻豆成人av在线观看| 亚洲人成77777在线视频| 老司机福利观看| 亚洲精品中文字幕在线视频| 99精国产麻豆久久婷婷| 欧美精品av麻豆av| 黑人巨大精品欧美一区二区蜜桃| 久久久久久久久久久久大奶| 黄色a级毛片大全视频| 国产成人系列免费观看| 亚洲五月天丁香| 99国产精品99久久久久| 亚洲片人在线观看| 久久久国产成人免费| 搡老熟女国产l中国老女人| 在线观看免费视频网站a站| 欧美日韩福利视频一区二区| 成年人午夜在线观看视频| 亚洲久久久国产精品| 首页视频小说图片口味搜索| 国产精品亚洲一级av第二区| 丝袜美腿诱惑在线| 最近最新中文字幕大全电影3 | 99riav亚洲国产免费| 亚洲成人免费电影在线观看| 欧美人与性动交α欧美精品济南到| 国产高清视频在线播放一区| 日本wwww免费看| 人人妻,人人澡人人爽秒播| 久久久久久亚洲精品国产蜜桃av| 国产不卡一卡二| 多毛熟女@视频| 18禁国产床啪视频网站| 国产激情欧美一区二区| 国产av精品麻豆| 国产免费男女视频| 最近最新免费中文字幕在线| 亚洲熟女毛片儿| 亚洲熟女精品中文字幕| 国产在线一区二区三区精| 夜夜夜夜夜久久久久| 国产精品久久久av美女十八| 丰满人妻熟妇乱又伦精品不卡| 国产精品免费一区二区三区在线 | 国产精品久久久人人做人人爽| 中文字幕最新亚洲高清| 啦啦啦 在线观看视频| 看黄色毛片网站| 亚洲九九香蕉| 色老头精品视频在线观看| 亚洲国产精品一区二区三区在线| 亚洲av成人一区二区三| 国产亚洲一区二区精品| 一a级毛片在线观看| 少妇的丰满在线观看| 国产在线一区二区三区精| 如日韩欧美国产精品一区二区三区| 91在线观看av| 亚洲精品美女久久久久99蜜臀| 成熟少妇高潮喷水视频| 午夜影院日韩av| 操美女的视频在线观看| 激情在线观看视频在线高清 | 精品国产一区二区久久| 757午夜福利合集在线观看| 久久久水蜜桃国产精品网| 国产高清国产精品国产三级| 男女午夜视频在线观看| 欧美日韩成人在线一区二区| 亚洲性夜色夜夜综合| 久久热在线av| avwww免费| 精品欧美一区二区三区在线| av视频免费观看在线观看| 国产人伦9x9x在线观看| 国产三级黄色录像| 欧美乱色亚洲激情| 国产黄色免费在线视频| 国产高清视频在线播放一区| 亚洲精品乱久久久久久| 久久精品国产清高在天天线| 真人做人爱边吃奶动态| 亚洲av日韩在线播放| 精品少妇一区二区三区视频日本电影| 99精品久久久久人妻精品| 日本五十路高清| 亚洲avbb在线观看| 一本一本久久a久久精品综合妖精| 黄色毛片三级朝国网站| 男女之事视频高清在线观看| 国产亚洲精品久久久久久毛片 | 国产精品久久久av美女十八| 欧美大码av| 五月开心婷婷网| av不卡在线播放| 日韩大码丰满熟妇| 久久人人97超碰香蕉20202| 狂野欧美激情性xxxx| 国产精品久久久人人做人人爽| xxxhd国产人妻xxx| 欧美日韩乱码在线| 日韩中文字幕欧美一区二区| 无人区码免费观看不卡| av在线播放免费不卡| 国产在线精品亚洲第一网站| 大陆偷拍与自拍| 777久久人妻少妇嫩草av网站| 久久午夜亚洲精品久久| 村上凉子中文字幕在线| www.熟女人妻精品国产| 女性生殖器流出的白浆| 激情在线观看视频在线高清 | 精品亚洲成a人片在线观看| 国产成人啪精品午夜网站| 天堂动漫精品| 欧美人与性动交α欧美软件| 在线观看免费日韩欧美大片| av中文乱码字幕在线| 女人精品久久久久毛片| 精品久久久久久,| 女人被狂操c到高潮| 村上凉子中文字幕在线| 国产成人欧美在线观看 | 狂野欧美激情性xxxx| 无遮挡黄片免费观看| 欧美黄色淫秽网站| 久久久国产欧美日韩av| 亚洲第一欧美日韩一区二区三区| 国产xxxxx性猛交| 欧美成人免费av一区二区三区 | 国产精品 国内视频| 亚洲国产精品合色在线| 久久亚洲真实| 国产亚洲av高清不卡| 欧美亚洲 丝袜 人妻 在线| 亚洲熟女毛片儿| 国产精华一区二区三区| 国产成人欧美| 国产国语露脸激情在线看| 成人国产一区最新在线观看| 免费不卡黄色视频| 国产成人系列免费观看| 一级片'在线观看视频| av欧美777| 丰满人妻熟妇乱又伦精品不卡| 国产不卡av网站在线观看| 国产精品一区二区在线不卡| 中文字幕人妻丝袜一区二区| 日日摸夜夜添夜夜添小说| 午夜福利在线免费观看网站| 一本大道久久a久久精品| 亚洲av日韩在线播放| 国产乱人伦免费视频| 在线观看午夜福利视频| 精品国产亚洲在线| 久久草成人影院| 久久久久精品人妻al黑| 色老头精品视频在线观看| 一级作爱视频免费观看| 一区福利在线观看| 色94色欧美一区二区| 精品福利观看| 国产麻豆69| 欧美午夜高清在线| 午夜福利影视在线免费观看| 国产色视频综合| 在线观看一区二区三区激情| 淫妇啪啪啪对白视频| а√天堂www在线а√下载 | 精品久久蜜臀av无| 亚洲精品美女久久av网站| a级毛片黄视频| 日本一区二区免费在线视频| 国产av一区二区精品久久| 中文字幕高清在线视频| 色精品久久人妻99蜜桃| 免费看a级黄色片| 黑人欧美特级aaaaaa片| 亚洲欧美一区二区三区黑人| 老司机靠b影院| 国产激情久久老熟女| 亚洲中文av在线| 变态另类成人亚洲欧美熟女 | 中文字幕人妻熟女乱码| 国产不卡一卡二| 一级毛片高清免费大全| 这个男人来自地球电影免费观看| 村上凉子中文字幕在线| xxxhd国产人妻xxx| 国产精品久久久久久人妻精品电影| 伊人久久大香线蕉亚洲五| 国产人伦9x9x在线观看| 免费女性裸体啪啪无遮挡网站| 丝袜在线中文字幕| 午夜成年电影在线免费观看| 人人妻人人澡人人爽人人夜夜| 亚洲欧美激情在线| 在线av久久热| 日韩三级视频一区二区三区| 一二三四在线观看免费中文在| 操美女的视频在线观看| 91精品三级在线观看| 亚洲色图av天堂| 色婷婷av一区二区三区视频| 99re6热这里在线精品视频| 色老头精品视频在线观看| 久久这里只有精品19| 午夜福利,免费看| 久久精品亚洲熟妇少妇任你| 国产极品粉嫩免费观看在线| 他把我摸到了高潮在线观看| 中文字幕精品免费在线观看视频| 99精品久久久久人妻精品| 在线永久观看黄色视频| 亚洲自偷自拍图片 自拍| 久99久视频精品免费| 国产不卡av网站在线观看| 欧美性长视频在线观看| 99久久国产精品久久久| 亚洲男人天堂网一区| 国产精品国产高清国产av | 精品人妻在线不人妻| 亚洲一区二区三区不卡视频| 亚洲一卡2卡3卡4卡5卡精品中文| 久久亚洲精品不卡| av电影中文网址| 欧美日韩一级在线毛片| 1024香蕉在线观看| 久久国产亚洲av麻豆专区| 性色av乱码一区二区三区2| 国产精品免费视频内射| 最近最新免费中文字幕在线| 午夜精品在线福利| 嫩草影视91久久| 法律面前人人平等表现在哪些方面| 老汉色av国产亚洲站长工具|