• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    Low Power Computing Paradigms Based on Emerging Non-Volatile Nanodevices

    2014-07-29 09:42:30WangKangChengNanKleinZhangandZhao

    G.-F.Wang,W.Kang,Y.-Q.Cheng,J.Nan,J.-O.Klein,Y.-G.Zhang,and W.-S.Zhao

    1.Introduction

    Power consumption has become a major issue as the integrated circuits(IC)coming into the deep submicron(<90 nm) nowadays.According to International Technology Roadmap for Semiconductors(ITRS),the static power will occupy a high percentage of the cost in the future[1].The traditional digital processing approaches are based on the complementary metal oxide semiconductor(CMOS)technology,which suffers from both high static and dynamic power consumption at the deep submicron[2].The von Neumann architecture consumes much power on memory access and reading/writing the data compared with that on logic operations(e.g.~1 pJ and ~1 fJ,respectively at 22 nm node)as shown in Fig.1[3],[4].In that case,we focus on the improvement of memories,which is the main power consumer.Because of using the intrinsically volatile silicon memories,data in the “idle” state should be always kept under an uninterrupted power supply,which leads to high static power.As the feature size scales down,the power consumption will grow dramatically and dominate the whole consumption of digital IC.Efforts on overcoming the power dissipation and building up the next generation IC have been started in early 2000s[5].Among them,emerging nanodevices have promising prospects to become the workhorse of the next generation low power electronics.Researches on these fields are promoted by some significant technological advances of nanodevices[6]-[10].In this paper,we present the state-of-the-art on emerging nanodevices and discuss their potentials on building novel computing systems.In addition,we also review the neuromorphic circuit system design by using nanodevices.

    This paper first introduces several kinds of emerging nanodevices currently under considerable investigation,such as the memristor,spintronics,multiferroic devices,and tunnel-field effect transistor(tunnel-FET)from the power saving and data retention perspectives.In the following section,we give a compact introduction of the novel computing paradigms.The normally-off circuit,logic in memory architecture,reconfigurable computing logic circuit,and non-volatile nanodevice based neuromorphic circuit are presented in order.These paradigms can be very different from the traditional computing structures on power consumption and data processing which are influenced by the emerging nanodevices.The next part concludes these paradigms and discusses the prospect of nanodevices research and development.We give the conclusions of this paper at last.

    Fig.1.Volatile cache memories used for data access acceleration leads to high static power.Data access between CPU core and main memory consumes much higher than that of MOSFET transistor switching.

    2.Emerging Nanodevices for Computing Systems

    Surpassing the silicon-based devices,many nanodevices,such as nanowires,quantum dots,memristors,spintronics,and grapheme,have their own advantages[6]-[14].In order to reduce the power consumption,the non-volatility and the ultra-low leakage current are mainly considered as the most two outstanding factors.In addition,higher electron mobility,as an important characteristic,means a faster transformation among different states,which could enhance the device operating speed.Thus,nanodevices can be classified into the following three categories accordingly.

    The so called “dark silicon”[15]is expected to be provided in the next generation IC by using the non-volatile and memristive nanodevices for the data storage.The static power can be considerably reduced,because the part of chip in the “idle” state can be powered off completely[16].The non-volatility and tunable resistance of the nanodevices have been proposed thanks to the new technology,such as memristors,spintronics,and multiferroic devices.

    2.1 Memristors

    The memristor was originally proposed in 1971 as a missing non-linear passive two-terminal electrical component relating electric charge and magnetic flux linkage.Four fundamental two-terminal circuit elements:resistor(R),capacitor(C),inductor(L),and memristor(M)are shown in Fig.2[17].Note that R,C,L,and M can be functions of the independent variable in their defining equations,yielding nonlinear elements.Different from a linear resistor,M has a dynamic relationship between the current and voltage including a memory of past voltages or currents.According to the governing mathematical relations,the electrical resistance of a memristor is not constant but depends on the history of current flowing through it,i.e.its current resistance depends on how much and in which direction the electric charges has flowed through in the past.Thus,when the electric power turns off,the memristors hold its most recent resistance until the power turn on again.The principle of a memristor device is shown in Fig.3[10].The width of doped part can be changed by the current.Different widths of doped area are corresponding to the different resistance.There are two extreme states:ROFFand RON,where ROFFstate means the lowest dopant concentration and highest resistance while RONstate has the highest concentration of dopants and lowest resistance.

    2.2 Spintronics

    The spin of the electron is an angular momentum intrinsic to the electron that is separated from the angular momentum due to its orbital motion.It is well known that the electron possesses both the charge and spin properties.In classical electronics,electric fields move the charges to transmit information.However,in magnetic recording,we utilize the magnetic fields to read or write the information stored on the magnetization,which measures the local orientation of spins in ferro-magnets[7].The local orientation of spins has two states known as up and down,providing two binary states to the conventional low and high logic values.Spintronics technology has been applied in many storage components such as magnetic random access memory(MRAM)and hard disks due to its higher data transfer speed,greater processing power,increased memory density,and increased storage capacity.

    The magnetic tunnel junction(MTJ)is the most important device of spin-based integrated circuits.An MTJ is mainly consists of three layers:two ferromagnetic(FM)layers(e.g.,CoFeB)and one insulating barrier(e.g.,MgO)(see Fig.4).The electrons travel from one FM layer to the other due to the tunneling effect.It can present two resistance values(RPor RAP)depending on the relative magnetization orientations of the two ferromagnetic layers.The two states:parallel(P)and anti-parallel(AP)correspond to the two resistances,respectively.The different resistances are characterized by the tunnel magneto-resistance(TMR)ratio shown as

    Generally,one of the FM layers is pinned while the other is free.We use an external magnetic field or a spin polarized current to switch the orientation of spins in the free layer.Fig.5 shows a direct current(DC)simulation of MTJ under a 28 nm node.We use a voltage to change the state and the resistance can be controlled as RPor RAP.

    Fig.2.Four fundamental two-terminal circuit elements:resistor,capacitor,inductor,and memristor.

    Fig.3.Principle of memristor device.

    Fig.4.Non-volatile and memristive nanodevices:magnetic tunnel junction composed of ferromagnetic and oxide thin films.

    Fig.5.DC simulation of the PMA MTJ/CMOS hybrid circuit to validate the correctness of the spice model,under 28 nm node.

    In order to get a better thermal stability,future work will focus on the perpendicular magnetic anisotropy MTJ(PMA MTJ)which means the orientation of the spins in the FM layer is perpendicular to the barrier layer.The behavior of PMA-MTJ switching is mainly determined by the threshold or critical current IC0which is shown as

    where E is the barrier energy that separates the two magnetization directions depending on the saturation magnetic field Msand the shape anisotropy field HK,V is the volume of free layer of MTJ nanopillar,α is the magnetic damping constant,γ is the gyromagnetic ratio,e is the electron charge,Bμ is the Bohr magnetron,and g is the spin polarization efficiency factor.The switching duration of PMA-MTJ is dependent with the switching current Iwritevalue,as shown in(3):

    where τ is the switching duration,C is Euler’s constant,andis the activation energy in the unit of kBT(kBis the Boltzmann constant and T is the temperature).Prefand Pfreeare the tunneling spin polarizations of the reference and free layers,M is the magnetic moment of the free layer.

    Fig.6.Simulation of PMA-MTJ.Iwriteis the current pass through the MTJ.V is the voltage of MTJ.When state=1.0 the MTJ switches to the RPstate; and when state=0 the MTJ switches to the RAPstate.

    Fig.7.Write current as a function of cell width for STT-MRAM.

    According to these equations,we can calculate the switching energy of a specific PMA-MTJ such as CoFeB/MgO/CoFeB MTJ,as shown in Fig.6.The mean switching energy can be ~0.95 pJ under the 45 nm node.Equation(2)gives the relationship between the threshold current IC0and the volume of free layer.As the technology node shrinks to the 22 nm node today,the volume reduces which causes reduction of the switching threshold current.In that case,IC0will reduce and the duration decrease at the same time.In the spin-based integrated circuits(e.g.,STT-MRAM),the switching energy is mainly decided by MTJs.In another word,the power consumption of these circuits will decrease with the technology node scaling down as plotted in Fig.7.

    2.3 Multiferroics

    Multiferroics implies the materials that exhibiting more than one ferroic characteristic simultaneously such as coexistence of ferromagnetism,ferroelectricity,and ferro-elasticity.The multiferroic coupling allows the switch of ferroelectric states,so it is considered to hold great potential for many applications[18].Particularly,in multiferroic thin films,the coupled magnetic and ferroelectric order parameters can be applied for developing magnetoelectronic devices including novel spintronics devices,such as tunnel magnetoresistance sensors and spin valves.For the tunnel magnetoresistance devices,they consist of two layers of ferromagnetic materials separated by a thin tunnel barrier made of multiferroic thin film[19].The multiferroic effect in such a device separates the spin electron in each ferromagnetic layer so that the spin transport across the barrier can be electrically tuned.Moreover,the multiferroic layer can also be used as the exchange bias pinning layer.If the antiferromagnetic spin orientations in the multiferroic pinning layer can be tuned electrically,the magnetoresistance of the device can be controlled by an external electric field[20].Except for building tunnel magnetoresistance devices,multiferroic can also be used for multiple level cell(MLC)memories,where data are stored both in the electric and the magnetic polarizations.

    2.4 Other Low Leakage Devices

    As mentioned above,the leakage currents that leak through silicon transistors make a main contribution to the static power consumption.For the past few years,many researchers spend large efforts to reduce the leakage currents,such as using the strained silicon,high-κ dielectrics,stronger doping levels,and new device structures[2].Among them,the tunnel field-effect transistor(TFET)is a new type of metal-oxide-semiconductor field-effect transistor(MOSFET),shown in Fig.8(a),using the high-κ material instead of the silicon dioxide gate.It is a P-I-N(p-type,intrinsic,n-type)diode where the intrinsic region is controlled by the gate.The barrier width for carriers tunneling from the source to the channel and traveling to the drain can be modulated by the gate voltage.When the barrier width becomes less than 10 nm,electrons can tunnel from the source valance band into the channel conduction band,and then the tunneling current flows.During this process,Ioffis composed of the P-I-N diode reverse bias current and leakage current[21].It has a large gate capacitance and ultra-low leakage.The benefits of the TFET are particularly linked to its roughly flat sub-threshold curve when Vddscaling down.However,TFET also have some disadvantages like the low Ionand immature fabrication process.

    Fig.8.Low leakage current and high electron mobility transistors:(a)ultra low Ioffnanodevices:Si-channel based tunnel FET(TFET)and(b)nanodevice with high mobility channel:Graphene FET(GFET)transistor.

    As the operating frequency of computing systems increases up to several GHz,it faces a limitation even though the feature size scaling can continue,i.e.,the chip power budget.One of the solutions is to increase the electron mobility and then reduce the operating duration.The high mobility devices including graphene-based FET(GFET)become the preferred new devices due to its excellent mobility which could be larger than that of silicon by one order of magnitude(Fig.8(b))[8].

    These nanodevices can not only be compatible with traditional CMOS processes but also help relaxing the power wall for future deep submicron ICs.In that case,they become the most attractive devices to the semiconductor industries[22],[23].Furthermore,as the novel devices promise high maturity and low power cost because of their compatibility and non-volatility,investigators demonstrate that they have many significant advantages to become the most potential devices to dominate the next generation IC compared with the post-silicon nano-electronics.However,the relative lower speed and larger die area compared with silicon memories are two limited factors.For instance,MTJ,widely used in STT-MRAM,is one of the most fast non-volatile and memristive devices.However,the switching time is limited to some nanosecond in the state-of-the-art research[7].That means it is necessary to propose some novel computing paradigms different from the conventional ones,which can integrate the new devices.Meanwhile,it is also important to make a good tradeoff between low power and high performance at the system level[24].

    3.Novel Computing Paradigms Based on Non-Volatile Nanodevices

    Emerging devices are so different from the traditional CMOS technology so that novel computing paradigms must be proposed to exploit their potentials.At the same time,power reduction,area efficiency,and speed enhancement are the requirements to the next generation very large scale integrated circuites(VLSI).As the novel computing paradigms can integrate non-volatile memristive nanodevices to save power and reduce the die area,some architectures presented in the past are now revisited[25]-[27].Furthermore,proper system design has to adapt to the unique properties of the emerging devices so that the power consumption can be reduced as much as possible.

    3.1 Normally-Off Computing Technology

    Normally-off computing is a novel concept which is proposed for being dramatically different from the conventional “normally-on” system.The conceptual method of the new computing system is very simple:the control system can partially activate the logic blocks according to the workload and manage the power dissipation as shown in Fig.9[28].When the central processing unit(CPU)is in the standby state,the information is stored in the non-volatile memories built by emerging nanodevices.When the system is reset,the data stored in non-volatile memories can be automatically recalled in the registers or flip-flops in a very short time.

    For example,Qualcomm proposed the full integration of STT-MRAM to build up an ultra-low power computing system shown in Fig.10[29].Full integration is a kind of solution to take full advantage of non-volatile nanodevices.However,as the access speed and write power of STT-MRAM are worse than those of the static random access memory(SRAM)or flip-flops in the processor core,the full integration may degrade the clock frequency and increase dynamic power.Toshiba proposed a partial integrate system structure(see Fig.10),in which only the level 2 and level 3 cache memory and main memory are replaced by perpendicular magnetic anisotropy spintransfer-torque MRAM(PMA STT-MRAM)[30].The authors claimed that the power consumption would be reduced over 80% without any performance degradation for real applications running on mobile CPUs.

    3.2 Logic in Memory

    Integration of emerging non-volatile memories with CMOS to build up logic circuits has been intensely investigated in the last years and a number of successful prototypes based on the logic in memory architecture have been demonstrated[31],[32].As shown in Fig.11,it is generally composed of four parts:a sense amplifier(S.A)to evaluate the logic result,a non-volatile memory block(e.g.,MRAM and memristor),a write circuit to program the non-volatile memory,and a volatile MOS logic block.This type of logic circuits is the most popular one currently and draws considerable attention due to its good compatibility with conventional computing architectures and easy integration with the existing MOS technology process.Thanks to the vertical structure of the non-volatile storage devices(e.g.,MTJ and memristor),they can be fabricated above the CMOS circuits at the back-end process.This 3D integration structure shortens greatly the data traffic distance between the memory and logic chips,thus accelerating greatly the logic computing speed and saving significantly the dynamic power.To realize the logic in memory,many hybrid logic building blocks have been proposed in the past few years,such as the non-volatile flip-flop(NVFF)[33],[34],full adder(FA)[31],and look-up table(LUT)[16].Other advantages of logic in memory circuits are their instant on/off capability,nearly zero standby power,and hardness to power failure.However,they also suffer from some challenges which need to be addressed.For example,the switching latencies(several nanoseconds)of the non-volatile memories are much larger than those of the conventional MOS logic circuits,which limit the computing frequency to the GHz range.Another severe issue is the poor sense reliability caused mainly by the device mismatch of the S.A[35].Different from the memory circuits where complex error correction circuits(ECCs)[36]can be employed,it is difficult to embed them in the logic circuits while keeping the fast speed,small area,good reliability,and high power efficiency.

    Fig.9.Concepts of partially activating the logic blocks:(a)all logic blocks are busy(red),(b)all most half of them are in standby state(gray),and(c)all the logic blocks are in standby state,in which power consumption is zero[28].

    Fig.10.Novel system structures:(a)full integration of STT-MRAM for ultra low computing system proposed by Qualcomm[29] and(b)partial integration to replace L2 or L3 cache memory and main memory proposed by Toshiba[30].

    Fig.11.Logic in memory structure with two inputs A and B.This structure include the sense amplifier,CMOS logic,non-volatile memory,and write circuit.

    3.3 Reconfigurable Computing Logic Circuits

    The field programmable gate arrays(FPGA)is known as the reconfigurable computing logic circuits which advances rapidly in last twenty years due to its remarkable advantages in research and development(R&D)costs[37].However,the traditional reconfigurable computing logic is still not satisfied with the growing market of application specific logic circuits(ASIC)because of the low power efficiency and logic density.All the functions have to be pre-programmed and stored into SRAM before the FPGA power-up every time,while when a power failure occurs all the data will be lost.External non-volatile memories are integrated into the chip either in the same package or at the printed circuit board(PCB)level,which are used to store the functions.When the FPGA power turns on,the functions stored in the memories can be used to program.To keep the configuration data,the static power becomes high due to the rapidly increasing leakage currents as mentioned in previous sections.It is difficult for the conventional logic blocks to become dynamically reconfigurable when it uses the volatile shift register or SRAM to store the configuration.Moreover,getting the configuration data from the non-volatile memory out of the chip takes too much time(e.g.~1 ms).Facing so many disadvantages,traditional reconfigurable computing circuits require a new way to deal with the static functions and intermediate data storage.The non-volatile technology should be applied to reduce the standby power and it can supply the fast data access(e.g.<1 ns)to ensure the fast reconfiguration and computing speed.For these reasons,various non-volatile RAMs are invented,such as STT-MRAM,thermally assisted switching based MRAM(TAS-MRAM)and Fe-RAM which are under intense investigation to be integrated in reconfigurable logic systems[38]-[40].

    The runtime reconfiguration(RTR)logic block allows to reduce the number of logic computing blocks,thereby relaxing the power and area constraints of the FPGA.Fig.12 is a MRAM-based non-volatile FPGA which can perform RTR reconfiguration with nearly zero standby power and “instant-on” start-up.

    Fig.13 gives an example of a racetrack memorybased[41]reconfigurable logic circuit under the 28 nm CMOS design kit,where W is the distance between constrictions and M is the diameter of MTJ nano pillar.MTJ 1-8 are the read heads associated to the magnetic nanowire.The logic circuit with three inputs is firstly programmed to “AND” logic and then reconfigured dynamically to “XOR” logic.Instead of taking milliseconds in the conventional reconfigurable logic circuits,this process of reconfiguration can be very fast,a few hundred nanoseconds is enough.The computing speed is ~500 ps if the output is not protected for a high-speed propose,which means the computing frequency of this LUT can reach to GHz.Benefited from the non-volatile storage device,the power is relatively low:the energy for “AND” logic configuration is ~1.37 pJ(including the domain wall propagation and nucleation dissipation)and the energy for“XOR” logic reconfiguration is ~1.95 pJ.The energy for computing is as low as ~28.6 fJ per operation[42].

    3.4 Non-Volatile Nanodevices Based Neuromorphic Circuit

    For several years,researchers have been designing“neuromorphic” circuits that work analogously to the brain[43],[44].Such circuits could allow a form of intelligent and ultra-low power computing(the brain can solve problems inaccessible for supercomputers within only 20 W).However,fabricating neuromorphic systems with pure CMOS has severe limitations,since they require massive and ideally non-volatile memories for their neurons and“synapses”.Nanoscale memristive devices,such as the memristor[10],ferroelectric memristor[45],and spintronic memristor[46],are the most promising candidates as the synapse in neuromorphic systems.Nanoscale memristive devices adjust their resistance depending on which voltage is applied to them,so they are indeed reminiscent,which is similar to synapses[47](the connections between neurons in the brain).It suggests they could be used as synapses.Additionally,the possibility to integrate them as crossbars offers promises of extremely high integration,and thus massive connectivity.

    Fig.12.Mask of MRAM-based FPGA logic circuit prototype[38].

    Fig.13.Example of a racetrack memory-based reconfigurable logic circuit:(a)hybrid racetrack memory and CMOS circuit to build a non-volatile LUT for reconfigurable computing and(b)symbol of this RM-LUT[42].

    Envision the nanoscale memristive devices based circuits as a reconfigurable unit cell that will not be programmed but trained,named supervised neuromorphic networks,following ideas coming from the neural network field[48].Logical functions can then be trained to the circuit,in the same way an artificial network is trained with a dataset[49].With such an approach,high robustness to variability and defects can be achieved with small overhead.The basic algorithm behind this approach had been experimentally demonstrated on the small scale with the carbon nanotube based devices(the neural network learning rule was demonstrated)[50].More work is needed to build real systems.An even more radical approach is to develop models of calculation that do not rely on traditional logic,named unsupervised neuromorphic networks,escaping usual paradigms[50].Such networks are not programmed as usual systems,but are instead able to infer regularities in data presented to them,and can perform cognitive-type functions.A vision to achieve that is the imitation of actual biological synapses.It has been suggested and shown experimentally that nanoscale memristive devices could reproduce spike timing dependent plasticity(STDP),a behavior of synapses of the brain[51].

    Neuromorphic circuits with nanoscale memristive devices can be implemented with asynchronous CMOS technology and has very promising prospects.We hope that by extending it to more devices and more complicated architectures,extremely complex tasks could be accomplished with a limited energy budget.We believe that this approach is especially suitable to categorize natural data,and could in particular provide smart low power sensors for embedded systems.In the long term,such an approach opens the door of cognitive computing and computers with real intelligence which is a goal now pursued by several visionary projects.

    4.Discussion and Perspective

    Besides the aforementioned nanodevices,many other novel technologies are proposed for different computing paradigms such as spin-FET.They have already been applied on some computing systems or logic circuits,as shown in Table 1.

    Table 1:Applications of several novel devices[52]

    The non-volatile nanodevices are widely used in the emerging computing circuits which may dominate the future computer system.The normally-off computing system which was proposed by Toshiba could reduce over 80% power consumption compared with the traditional CMOS system in the same performance.Apart from the zero standby power,the normally-off computing structure can also make a great progress in its size by using the high density non-volatile memories like MRAM.Due to the good compatibility with conventional CMOS circuit architectures,non-volatile nanodevices are easily to be integrated in the existing logic circuits.Therefore,the logic in memory structure has been one of the most popular design methodologies.The instantly on/off capability which also means hardness to power failure,nearly zero standby power,and many other advantages make them possible to be applied in some new architectures which are radically different from the standard von-Neumann architecture.The non-volatile nanodevices can offer ultra-low standby power,high density,and the non-volatility which are all needed to construct a reconfigurable logic(e.g.MRAM- based FPGA).These features of the nanodevices enable that they are suitable for being integrated in reconfigurable logic computing to ensure a fast reconfiguration and overcoming the data missing when the power cuts off.For the emerging computing paradigms such as neuromphics,the nonvolatile nanodevices can also find its favorable position for the use of their advantages.

    However,these novel computing paradigms are not mature yet.For instance,the switching latency of the MTJ circuits is much larger than those of conventional CMOS logic circuits,which may limit the computing frequency.The poor sensing reliability causes more read failure than the CMOS based logic circuits,thus the reliability of these computing structures become a main problem.Although,much work focuses on these hurdles,more suitable solutions are still needed to overcome these shortage before practical applications.More and more novel nanodevices and emerging computing paradigms will come into view in the near future.

    5.Conclusions

    In this paper,we firstly give an overview of emerging non-volatile nanodevices and the novel computing paradigms based on them.The novel computing paradigms are under intense investigations since they have many advantages over traditional CMOS circuits.The mentioned emerging non-volatile nanodevices are classified in terms of working principles and fabricating materials.The potential applications of these devices in novel computing systems and the resulting circuit design paradigm shift are also discussed with illustrative examples.Finally,we give a discussion on the prospects of the novel nanodevices and the emerging computing paradigms.

    [1](July 2012).Int.Technology Roadmap for Semiconductors.[Online].Available:http://www.itrs.net.

    [2]N.S.Kim,T.Austin,D.Baauw,T.Mudge,K.Flautner,J.-S.Hu,M.J.Irwin,M.Kardemir,and V.Narayanan,“Leakage current:Moore’s law meets static power,” Computer,vol.36,no.12,pp.68-75,2003.

    [3]J.Backus,“Can programming be liberated from the von Neumann style?:A functional style and its algebra of programs,” Communications of the ACM,vol.21,no.8,pp.613-641,1978.

    [4]K.Ramaiya,V.Shrinivasan,and S.Bhargava,“Architecture,design and development of a green ICT system,” in Green Technologies:Concepts,Methodologies,Tools and Applications,New York:IGI Global,2010,pp.268.

    [5]D.B.Strukov and K.K.Likharev,“CMOL FPGA:a reconfigurable architecture for hybrid digital circuits with two-terminal nanodevices,” Nanotechnology,vol.16,no.6,pp.888-900,2005.

    [6]A.DeHon,“Array-based architecture for FET-based,nanoscale electronics,” IEEE Trans.on Nanotechnology,vol.2,no.1,pp.23-32,2003.

    [7]C.Chappert,A.Fert,and F.N.Van Dau,“The emergence of spin electronics in data storage,” Nature Materials,vol.6,no.11,pp.813-823,2007.

    [8]F.Schwierz,“Graphene transistors,” Nature Nanotechnology,vol.5,no.7,pp.487-496,2010.

    [9]G.Agnus,W.-S.Zhao,V.Derycke,A.Filoramo,S.Lenfant,D.Vuillaume,et al.,“Carbon nanotube programmable devices for adaptive architectures,” in Proc.of the 10th Trends in Nanotechnology Int.Conf.,Barcelona,2009,pp.1667-1670.

    [10]D.B.Strukov,G.S.Snider,D.R.Stewart,and R.S.Williams,“The missing memristor found,” Nature,vol.453,no.7191,pp.80-83,2008.

    [11]J.B.N.J.Wang,J.B.Neaton,H.Zheng,V.Nagarajan,S.B.Ogale,B.Liu,and R.Ramesh,“Epitaxial BiFeO3 multiferroic thin film heterostructures,” Science,vol.299,no.5613,pp.1719-1722,2003.

    [12]W.-S.Zhao,G.Agnus,V.Derycke,A.Filoramo,J.P.Bourgoin,and C.Gamrat,“Nanotube devices based crossbar architecture: toward neuromorphic computing,”Nanotechnology,doi:10.1088/0957-4484/21/17/175202.

    [13]M.Kabir,M.R.Stan,S.A.Wolf,R.B.Comes,and J.Lu,“RAMA:a self-assembled multiferroic magnetic QCA for low power systems,” in Proc.of the 21st ACM Great Lakes Symposium on VLSI,Lausanne,pp.25-30,2011.

    [14]J.Borghetti,G.S.Snider,P.J.Kuekes,J.J.Yang,D.R.Stewart,and R.S.Williams,“ ‘Memristive’ switches enable‘stateful’ logic operations via material implication,” Nature,vol.464,no.7290,pp.873-876,2010.

    [15]N.Goulding-Hotta,J.Sampson,G.Venkatesh,S.Garcia,J.Auricchio,P.-C.Huang,et al.,“The GreenDroid mobile application processor:An architecture for silicon’s dark future,” IEEE Micro,vol.31,no.2,pp.86-95,2011.

    [16]W.-S.Zhao,E.Belhaire,C.Chappert,and P.Mazoyer,“Spin transfer torque(STT)-MRAM--based runtime reconfiguration FPGA circuit,” ACM Trans.on Embedded Computing Systems,doi:10.1145/1596543.1596548.

    [17]L.Chua,“Memristor-the missing circuit element,” IEEE Trans.on Circuit Theory,vol.18,no.5,pp.507-519,1971.

    [18]J.F.Scott,“Data storage:Multiferroic memories,” Nature Materials,vol.6,no.4,pp.256-257,2007.

    [19]M.Gajek,M.Bibes,S.Fusil,K.Bouzehouane,J.Fontcuberta,A.Barthelemy,and A.Fert,“Tunnel junctions with multiferroic barriers,” Nature Materials,vol.6,no.4,pp.296-302,2007.

    [20]C.Binek and B.Doudin,“Magnetoelectronics with magnetoelectrics,” Journal of Physics:Condensed Matter,doi:10.1088/0953-8984/17/2/L06.

    [21]M.Vadizadeh,B.Davaji,and M.Fathipour,“New challenges on leakage current improvement in tunnel FET by using low-κ oxide,” in Proc.of the 1st Asia Symposium on Quality Electronic Design,Kuala Lumpur,2009,pp.136-139,.

    [22]N.Weste and D.Harris,CMOS VLSI Design:A Circuits and Systems Perspective,Boston:Addison-Wesley Publishing Company,2010.

    [23](Aug.2010).Int.Technology Roadmap for Semiconductors.[Online].Available:http://www.itrs.net.

    [24]W.-S.Zhao,D.Querlioz,J.O.Klein,D.Chabi,and C.Chappert,“Nanodevice-based novel computing paradigms and the neuromorphic approach,” in Proc.of IEEE Int.Symposium on Circuits and Systems,Seoul,2012,pp.2509-2512.

    [25]W.-S.Zhao,E.Belhaire,C.Chappert,F.Jacquet,and P.Mazoyer,“New non-volatile logic based on spin-MTJ,”Physica Status Solidi ,vol.205,no.6,pp.1373-1377,2008.

    [26]D.Niu,Y.Chen,and Y.Xie,“Low-power dual-element memristor based memory design,” in Proc.of 2010 Int.Symposium on Low Power Electronics and Design,Austin,pp.25-30,2010.

    [27]Y.Chen,X.Wang,H.Li,H.Xi,Y.Yan,and W.Zhu,“Design margin exploration of spin-transfer torque RAM(STT-RAM)in scaled technologies,” IEEE Trans.on Very Large Scale Integration(VLSI)Systems,vol.18,no.12,pp.1724-1734,2010.

    [28]W.-S.Zhao,J.O.Klein,Z.Wang,Y.Zhang,N.Ben Romhane,D.Querlioz,et al.,“Spin-electronics based logic fabrics,” in Proc.of IFIP/IEEE the 21st Int.Conf.on Very Large Scale Integration(VLSI-SoC),Istanbul,2013,pp.174-179.

    [29]S.-H.Kang,“Embedded STT-MRAM for mobile applications:Enabling advanced chip architectures,” preaent at the Non-Volatile Memories Workshop,San Diego,Apr.11-13,2010.

    [30]H.Yoda,S.Fujita,N.Shimomura,E.Kitagawa,K.Abe,K.Nomura,et al.,“Progress of STT-MRAM technology and the effect on normally-off computing systems,” in Proc.of IEEE Int.Electron Devices Meeting,San Francisco,pp.11.3.1-11.3.4,2012.

    [31]H.P.Trinh,W.-S.Zhao,J.O.Klein,Y.Zhang,D.Ravelsona,and C.Chappert,“Magnetic adder based on racetrack memory,” IEEE Trans.on Circuits and Systems I:Regular Papers,vol.60,no.6,pp.1469-1477,2013.

    [32]W.-S.Zhao,L.Torres,L.V.Cargnini,R.M.Brum,Y.Zhang,Y.Guillemenet,and C.Chappert,“High performance SoC design using magnetic logic and memory,” in Proc.of IEEE Int.Conf.on VLSI-SoC:Advanced Research for Systems on Chip,Heidelberg,pp.10-33,2012.

    [33]Y.Lakys,W.-S.Zhao,J.O.Klein,and C.Chappert,“Low power,high reliability magnetic flip-flop,” Electronics Letters,vol.46,no.22,pp.1493-1494,2010.

    [34]J.M.Portal,M.Bocquet,D.Deleruyelle,and C.Muller,“Non-volatile flip-flop based on unipolar ReRAM for power-down applications,” Journal of Low Power Electronics,vol.8,no.1,pp.1-10,2012.

    [35]Y.Zhang,W.-S.Zhao,G.Prenat,T.Devolder,J.O.Klein,C.Chappert,et al.,“Electrical modeling of stochastic spin transfer torque writing in magnetic tunnel junctions for memory and logic applications,” IEEE Trans.on Magnetics,vol.49,no.7,pp.4375-4378,2013.

    [36]W.Kang,W.-S.Zhao,Z.Wang,Y.Zhang,J.O.Klein,Y.Zhang,et al.,“A low-cost built-in error correction circuit design for STT-MRAM reliability improvement,”Microelectronics Reliability,vol.53,no.9,pp.1224-1229,2013.

    [37]P.Chow,S.O.Seo,J.Rose,K.Chung,G.Páez-Monzón,and I.Rahardja,“The design of an SRAM-based field-programmable gate array—part I:Architecture,” IE EE Trans.on Very Large Scale Integration(VLSI)Systems,vol.7,no.2,pp.191-197,1999.

    [38]W.-S.Zhao,E.Belhaire,C.Chappert,B.Dieny,and G.Prenat,“TAS-MRAM-based low-power high-speed runtime reconfiguration (RTR) FPGA,” ACM Trans.on Reconfigurable Technology and Systems,doi:10.1145/1534916.1534918.

    [39]G.Prenat,M.El Baraji,W.Guo,R.Sousa,L.Buda-Prejbeanu,B.Dieny,et al.,“CMOS/magnetic hybrid architectures,” in Proc.of the 14th IEEE Int.Conf.on Electronics,Circuits,and Systems,Marrakech,2007,pp.190-193.

    [40]W.-S.Zhao,D.Ravelosona,J.O.Klein,and C.Chappert,“Domain wall shift register-based reconfigurable logic,”IEEE Trans.on Magnetics,vol.47,no.10,pp.2966-2969,2011.

    [41]Y.Zhang,W.-S.Zhao,D.Ravelosona,J.O.Klein,J.V.Kim,and C.Chappert,“Perpendicular-magnetic-anisotropy CoFeB racetrack memory,” Journal of Applied Physics,vol.111,no.9,pp.093925,2012.

    [42]W.-S.Zhao,N.Ben Romdhane,Y.Zhang,J.O.Klein,and D.Ravelosona,“Racetrack memory based reconfigurable computing,” in Proc.of IEEE Faible Tension Faible Consommation FTFC,Paris,2013,pp.1-4.

    [43]C.Mead,“Neuromorphic electronic systems,” Proc.of the IEEE,vol.78,no.10,pp.1629-1636,1990.

    [44]Y.V.Pershin and M.Di Ventra,“Neuromorphic,digital,and quantum computation with memory circuit elements,”Proc.of the IEEE,vol.100,no.6,pp.2071-2080,2012.

    [45]A.Chanthbouala,V.Garcia,R.O.Cherifi,K.Bouzehouane,S.Fusil,X.Moya,et al.,“A ferroelectric memristor,”Nature Materials,vol.11,no.10,pp.860-864.2012.

    [46]X.Wang,Y.Chen,H.Xi,H.Li,and D.Dimitrov,“Spintronic memristor through spin-torque-induced magnetization motion,” IEEE Electron Device Letters,vol.30,no.3,pp.294-297,2009.

    [47]O.Bichler,W.-S.Zhao,F.Alibart,S.Pleutin,S.Lenfant,D.Vuillaume,and C.Gamrat,“Pavlov’s dog associative learning demonstrated on synaptic-like organic transistors,”Neural Computation,vol.25,no.2,pp.549-566,2013.

    [48]S.-Y.Liao,J.M.Retrouvey,G.Agnus,W.-S.Zhao,C.Maneux,S.Frégonèse,et al.,“Design and modeling of a neuro-inspired Learning circuit using nanotube-based memory devices,” IEEE Trans.on Circuits and Systems I:Regular Papers,vol.58,no.9,pp.2172-2181,2011.

    [49]D.Chabi,W.-S.Zhao,D.Querlioz,and J.O.Klein,“Robust neural logic block(NLB)based on memristor crossbar array,” in Proc.of IEEE/ACM Int.Symposium on Nanoscale Architectures,San Diego,2011,pp.137-143.

    [50]G.S.Snider,“Spike-timing-dependent learning in memristive nanodevices,” in Proc.of IEEE Int.Symposium on Nanoscale Architectures,Anaheim,2008,pp.85-92.

    [51]G.-Q.Bi and M.M.Poo,“Synaptic modification by correlated activity:Hebb’s postulate revisited,” Annual Review of Neuroscience,vol.24,no.1,pp.139-166,2001.

    [52]Y.Zhang,W.-S.Zhao,J.O.Klein,W.Kang,D.Querlioz,Y.Zhang,et al.,“Spintronics for low-power computing,” in Proc.of Design,Automation and Test in Europe Conf.and Exhibition,Dresden,2014,pp.1-6.

    国产免费一级a男人的天堂| 国产 一区精品| www.av在线官网国产| 国产亚洲精品第一综合不卡 | 国产日韩欧美亚洲二区| 午夜激情av网站| 在线观看免费高清a一片| 国产视频首页在线观看| 国产欧美另类精品又又久久亚洲欧美| 成人黄色视频免费在线看| 狠狠婷婷综合久久久久久88av| 久久av网站| 久久狼人影院| 亚洲欧美色中文字幕在线| 国产乱人偷精品视频| 欧美xxxx性猛交bbbb| 91精品国产国语对白视频| 精品一区二区三区四区五区乱码 | 丝袜喷水一区| 99热6这里只有精品| 一级毛片我不卡| 王馨瑶露胸无遮挡在线观看| 青青草视频在线视频观看| 七月丁香在线播放| 观看av在线不卡| 亚洲av欧美aⅴ国产| 午夜福利在线观看免费完整高清在| 久久鲁丝午夜福利片| 亚洲成色77777| 香蕉丝袜av| 国产伦理片在线播放av一区| av线在线观看网站| 国产69精品久久久久777片| 亚洲精品第二区| 色婷婷久久久亚洲欧美| 91精品伊人久久大香线蕉| 黄片播放在线免费| 亚洲综合色网址| 日韩中文字幕视频在线看片| 亚洲国产av影院在线观看| av福利片在线| 欧美日韩成人在线一区二区| 男女下面插进去视频免费观看 | 免费久久久久久久精品成人欧美视频 | 国产在线视频一区二区| 国产av一区二区精品久久| 精品人妻一区二区三区麻豆| 国产精品99久久99久久久不卡 | 成年人免费黄色播放视频| 国产精品国产av在线观看| 午夜影院在线不卡| 涩涩av久久男人的天堂| 久久精品国产亚洲av天美| 亚洲国产看品久久| 激情视频va一区二区三区| 亚洲精品国产av成人精品| 色视频在线一区二区三区| 一级a做视频免费观看| 菩萨蛮人人尽说江南好唐韦庄| 日本av免费视频播放| 男女下面插进去视频免费观看 | 91在线精品国自产拍蜜月| 多毛熟女@视频| 啦啦啦在线观看免费高清www| 亚洲美女黄色视频免费看| 男女边摸边吃奶| 免费高清在线观看日韩| 黄色一级大片看看| 九草在线视频观看| 国产av一区二区精品久久| 80岁老熟妇乱子伦牲交| 日韩视频在线欧美| 国产xxxxx性猛交| 国产精品国产av在线观看| 蜜桃在线观看..| 精品亚洲成国产av| 国产爽快片一区二区三区| 亚洲国产欧美日韩在线播放| 欧美精品亚洲一区二区| 国产免费一区二区三区四区乱码| xxxhd国产人妻xxx| 亚洲国产欧美在线一区| 日韩制服骚丝袜av| 亚洲综合色惰| 国产极品粉嫩免费观看在线| 一区在线观看完整版| 五月伊人婷婷丁香| 看非洲黑人一级黄片| 欧美日韩视频精品一区| 汤姆久久久久久久影院中文字幕| 一区二区三区精品91| 国产精品偷伦视频观看了| 这个男人来自地球电影免费观看 | 人人澡人人妻人| 国产精品三级大全| 2018国产大陆天天弄谢| 久久人人爽人人爽人人片va| 久久人人爽av亚洲精品天堂| 国产精品秋霞免费鲁丝片| 街头女战士在线观看网站| 国产黄色免费在线视频| 1024视频免费在线观看| 国产成人精品久久久久久| 最近最新中文字幕大全免费视频 | 熟女av电影| 日韩成人伦理影院| 久久婷婷青草| 在线亚洲精品国产二区图片欧美| 99热6这里只有精品| 97人妻天天添夜夜摸| av国产精品久久久久影院| 午夜久久久在线观看| 五月玫瑰六月丁香| 日韩中文字幕视频在线看片| 七月丁香在线播放| 一区二区三区精品91| 高清黄色对白视频在线免费看| 岛国毛片在线播放| 国产欧美亚洲国产| 久久久久精品人妻al黑| 国产不卡av网站在线观看| 美女中出高潮动态图| 亚洲av在线观看美女高潮| 欧美亚洲日本最大视频资源| 妹子高潮喷水视频| 国产黄色视频一区二区在线观看| 嫩草影院入口| 美女福利国产在线| 免费av中文字幕在线| 啦啦啦在线观看免费高清www| 亚洲色图 男人天堂 中文字幕 | av.在线天堂| 看十八女毛片水多多多| 人人妻人人爽人人添夜夜欢视频| 在线观看免费视频网站a站| 在线观看一区二区三区激情| 十八禁高潮呻吟视频| 男人舔女人的私密视频| 久久人人爽人人片av| 老司机亚洲免费影院| 9191精品国产免费久久| 黄色怎么调成土黄色| 久久久国产一区二区| 五月玫瑰六月丁香| 欧美人与性动交α欧美精品济南到 | 亚洲色图 男人天堂 中文字幕 | 国产在视频线精品| 在线观看免费高清a一片| 精品国产国语对白av| 亚洲 欧美一区二区三区| 天堂8中文在线网| 免费观看无遮挡的男女| 国产高清国产精品国产三级| 有码 亚洲区| 大片电影免费在线观看免费| 中国三级夫妇交换| 国产精品国产三级国产av玫瑰| 日韩精品有码人妻一区| 看非洲黑人一级黄片| 最新中文字幕久久久久| av免费观看日本| 午夜激情久久久久久久| 一级毛片电影观看| 久久久国产一区二区| 一级a做视频免费观看| 亚洲精品国产色婷婷电影| 成人漫画全彩无遮挡| 校园人妻丝袜中文字幕| 黄色毛片三级朝国网站| 王馨瑶露胸无遮挡在线观看| a级毛色黄片| 熟妇人妻不卡中文字幕| 秋霞在线观看毛片| 欧美成人午夜精品| 久久精品夜色国产| 国产精品久久久久久久久免| 亚洲国产精品国产精品| 亚洲人成网站在线观看播放| 黄色配什么色好看| 色网站视频免费| 黑丝袜美女国产一区| 亚洲一区二区三区欧美精品| 99香蕉大伊视频| 最近最新中文字幕免费大全7| 精品久久国产蜜桃| 黄色怎么调成土黄色| 成年人午夜在线观看视频| 激情视频va一区二区三区| 日日啪夜夜爽| 青春草视频在线免费观看| 少妇精品久久久久久久| 中国美白少妇内射xxxbb| 欧美最新免费一区二区三区| 国产福利在线免费观看视频| 99香蕉大伊视频| 欧美国产精品一级二级三级| 嫩草影院入口| 国产精品一二三区在线看| 欧美日韩亚洲高清精品| 最黄视频免费看| 七月丁香在线播放| 国产精品一区二区在线不卡| 毛片一级片免费看久久久久| 女性被躁到高潮视频| 内地一区二区视频在线| 日本欧美视频一区| av有码第一页| 美女大奶头黄色视频| 亚洲天堂av无毛| 久久久久久伊人网av| 一边亲一边摸免费视频| 日韩成人av中文字幕在线观看| 啦啦啦视频在线资源免费观看| 最近手机中文字幕大全| 婷婷色av中文字幕| 秋霞伦理黄片| 伦理电影大哥的女人| 视频在线观看一区二区三区| 久久这里只有精品19| 国产高清国产精品国产三级| 美女内射精品一级片tv| 国产片特级美女逼逼视频| 亚洲国产欧美日韩在线播放| 亚洲国产毛片av蜜桃av| 欧美人与善性xxx| 国产精品偷伦视频观看了| av天堂久久9| 国产69精品久久久久777片| 欧美激情国产日韩精品一区| 日产精品乱码卡一卡2卡三| 如日韩欧美国产精品一区二区三区| 色吧在线观看| 日韩成人av中文字幕在线观看| 男人爽女人下面视频在线观看| 中文字幕制服av| 久久精品aⅴ一区二区三区四区 | 九九爱精品视频在线观看| 精品亚洲成国产av| 精品亚洲乱码少妇综合久久| 三级国产精品片| 欧美日韩精品成人综合77777| 亚洲欧美日韩另类电影网站| 国产欧美日韩综合在线一区二区| 蜜桃国产av成人99| 麻豆精品久久久久久蜜桃| 91成人精品电影| 亚洲性久久影院| 18在线观看网站| 亚洲av成人精品一二三区| 夫妻午夜视频| 午夜老司机福利剧场| 亚洲五月色婷婷综合| 精品亚洲成a人片在线观看| 精品少妇黑人巨大在线播放| 久久久久久久久久久久大奶| 美女国产视频在线观看| 91久久精品国产一区二区三区| 春色校园在线视频观看| 欧美日韩亚洲高清精品| 午夜福利乱码中文字幕| 国产精品.久久久| 亚洲成人av在线免费| 如日韩欧美国产精品一区二区三区| 亚洲欧洲日产国产| 99热6这里只有精品| 日韩电影二区| 免费观看av网站的网址| 欧美精品一区二区免费开放| 日本猛色少妇xxxxx猛交久久| av电影中文网址| 丁香六月天网| 老司机影院毛片| 日本与韩国留学比较| 欧美少妇被猛烈插入视频| 丝袜美足系列| 国产成人欧美| 久久久久久久久久成人| av在线观看视频网站免费| 国产精品免费大片| 最后的刺客免费高清国语| 天堂俺去俺来也www色官网| 韩国精品一区二区三区 | 久久这里只有精品19| 精品少妇久久久久久888优播| av不卡在线播放| 国产日韩欧美亚洲二区| 精品酒店卫生间| 国产熟女午夜一区二区三区| 国产精品女同一区二区软件| 美女国产高潮福利片在线看| 日本91视频免费播放| 久久精品人人爽人人爽视色| 国产一区二区三区av在线| 亚洲精品国产色婷婷电影| 咕卡用的链子| 欧美亚洲日本最大视频资源| a级片在线免费高清观看视频| 婷婷色麻豆天堂久久| 中文字幕最新亚洲高清| 欧美精品亚洲一区二区| 免费少妇av软件| 亚洲一码二码三码区别大吗| 我的女老师完整版在线观看| 久久97久久精品| 美女视频免费永久观看网站| 亚洲性久久影院| 日本与韩国留学比较| 成人影院久久| 丰满饥渴人妻一区二区三| a级片在线免费高清观看视频| 日本黄大片高清| 久久久久久伊人网av| 啦啦啦视频在线资源免费观看| 蜜桃国产av成人99| 成人免费观看视频高清| 看非洲黑人一级黄片| 看免费av毛片| 亚洲人与动物交配视频| 免费人成在线观看视频色| 久久99一区二区三区| 亚洲av福利一区| 亚洲婷婷狠狠爱综合网| 晚上一个人看的免费电影| 亚洲,欧美,日韩| 母亲3免费完整高清在线观看 | 免费观看av网站的网址| 自线自在国产av| 亚洲丝袜综合中文字幕| 精品熟女少妇av免费看| 亚洲一级一片aⅴ在线观看| 2021少妇久久久久久久久久久| 丝瓜视频免费看黄片| 欧美最新免费一区二区三区| 国产精品秋霞免费鲁丝片| 美女内射精品一级片tv| 国产在线一区二区三区精| 99国产综合亚洲精品| 18禁裸乳无遮挡动漫免费视频| 亚洲高清免费不卡视频| 久久人人97超碰香蕉20202| 成人免费观看视频高清| 成人国产av品久久久| 亚洲国产av新网站| 国产精品女同一区二区软件| 韩国av在线不卡| 亚洲国产精品999| 亚洲色图 男人天堂 中文字幕 | 久热久热在线精品观看| 久久久国产精品麻豆| 最新中文字幕久久久久| 啦啦啦视频在线资源免费观看| videos熟女内射| 在线亚洲精品国产二区图片欧美| 国产午夜精品一二区理论片| 18在线观看网站| 综合色丁香网| 久久久久久久国产电影| 精品少妇黑人巨大在线播放| 久久精品久久久久久噜噜老黄| 久久午夜福利片| 又黄又爽又刺激的免费视频.| 高清黄色对白视频在线免费看| √禁漫天堂资源中文www| 亚洲五月色婷婷综合| 亚洲国产日韩一区二区| 99热国产这里只有精品6| 久久精品国产综合久久久 | 又大又黄又爽视频免费| 人妻人人澡人人爽人人| 乱码一卡2卡4卡精品| 在线看a的网站| 国产亚洲最大av| 18禁动态无遮挡网站| 色网站视频免费| 欧美精品国产亚洲| 亚洲人与动物交配视频| 人人妻人人爽人人添夜夜欢视频| 亚洲熟女精品中文字幕| videossex国产| 在线观看免费视频网站a站| 大香蕉久久成人网| 男男h啪啪无遮挡| 一区二区日韩欧美中文字幕 | 黑人高潮一二区| 少妇 在线观看| 黄色一级大片看看| 大码成人一级视频| 97人妻天天添夜夜摸| 午夜免费男女啪啪视频观看| 两性夫妻黄色片 | 欧美3d第一页| 欧美人与善性xxx| 男女啪啪激烈高潮av片| 亚洲精品国产色婷婷电影| 2021少妇久久久久久久久久久| 国产深夜福利视频在线观看| 永久网站在线| 搡老乐熟女国产| 亚洲精品一区蜜桃| 午夜福利网站1000一区二区三区| 搡老乐熟女国产| 亚洲图色成人| 亚洲一码二码三码区别大吗| 亚洲av电影在线观看一区二区三区| 天天躁夜夜躁狠狠躁躁| 香蕉丝袜av| 丰满乱子伦码专区| 久久久久久人人人人人| 国产男女超爽视频在线观看| 男女边吃奶边做爰视频| 亚洲美女搞黄在线观看| 边亲边吃奶的免费视频| 黄片播放在线免费| 国产深夜福利视频在线观看| 成人毛片a级毛片在线播放| 精品第一国产精品| av线在线观看网站| 欧美日韩一区二区视频在线观看视频在线| 夫妻午夜视频| 国产欧美日韩一区二区三区在线| 精品熟女少妇av免费看| 在线观看国产h片| 纯流量卡能插随身wifi吗| 中文字幕人妻丝袜制服| 亚洲av电影在线观看一区二区三区| 国产欧美日韩一区二区三区在线| 满18在线观看网站| 久久久久久久精品精品| 少妇精品久久久久久久| 波多野结衣一区麻豆| 女性被躁到高潮视频| 国产在线视频一区二区| 在线观看三级黄色| 国产成人欧美| 肉色欧美久久久久久久蜜桃| 人人澡人人妻人| av在线老鸭窝| 日产精品乱码卡一卡2卡三| 一级毛片我不卡| 精品人妻在线不人妻| 又大又黄又爽视频免费| 美女国产高潮福利片在线看| 亚洲国产日韩一区二区| 亚洲一级一片aⅴ在线观看| 啦啦啦啦在线视频资源| 免费女性裸体啪啪无遮挡网站| 国产成人av激情在线播放| 久久国产精品男人的天堂亚洲 | 一边摸一边做爽爽视频免费| av.在线天堂| 免费观看无遮挡的男女| 少妇被粗大的猛进出69影院 | 性色avwww在线观看| 一本一本久久a久久精品综合妖精 国产伦在线观看视频一区 | 少妇高潮的动态图| 美女主播在线视频| 精品一区二区免费观看| av不卡在线播放| 黄色配什么色好看| 制服人妻中文乱码| 国产深夜福利视频在线观看| 黄片无遮挡物在线观看| 成年人午夜在线观看视频| 国产在线视频一区二区| 五月玫瑰六月丁香| 成年av动漫网址| 蜜臀久久99精品久久宅男| 亚洲欧美清纯卡通| 少妇高潮的动态图| 久久人人爽av亚洲精品天堂| 丝袜喷水一区| 午夜av观看不卡| 亚洲,一卡二卡三卡| 亚洲人成网站在线观看播放| 日韩大片免费观看网站| 婷婷成人精品国产| 纵有疾风起免费观看全集完整版| 国产av国产精品国产| 另类亚洲欧美激情| 在线观看三级黄色| 久久精品国产亚洲av天美| 久久99蜜桃精品久久| 99久久精品国产国产毛片| 看免费成人av毛片| 国产精品免费大片| 一区二区日韩欧美中文字幕 | 免费观看性生交大片5| 成人综合一区亚洲| 亚洲天堂av无毛| 最近2019中文字幕mv第一页| 在线精品无人区一区二区三| 哪个播放器可以免费观看大片| 久久久久精品性色| 精品国产露脸久久av麻豆| 精品少妇久久久久久888优播| 男女无遮挡免费网站观看| 亚洲国产av影院在线观看| 欧美成人午夜精品| 亚洲av日韩在线播放| 卡戴珊不雅视频在线播放| 久久这里有精品视频免费| 18禁裸乳无遮挡动漫免费视频| 亚洲av在线观看美女高潮| 日产精品乱码卡一卡2卡三| 99久国产av精品国产电影| 久久精品国产亚洲av涩爱| 国产精品免费大片| 国产亚洲av片在线观看秒播厂| 69精品国产乱码久久久| 熟女人妻精品中文字幕| 久久女婷五月综合色啪小说| 久久影院123| 午夜免费观看性视频| 五月玫瑰六月丁香| 久久精品国产a三级三级三级| 欧美日韩视频精品一区| 国产 精品1| 99视频精品全部免费 在线| 国产1区2区3区精品| 宅男免费午夜| 免费久久久久久久精品成人欧美视频 | 热re99久久国产66热| 日韩成人伦理影院| 在线观看三级黄色| 97在线人人人人妻| 精品一区二区三区四区五区乱码 | 久久韩国三级中文字幕| 国产又色又爽无遮挡免| 一本—道久久a久久精品蜜桃钙片| 18禁动态无遮挡网站| 只有这里有精品99| 啦啦啦视频在线资源免费观看| 精品一品国产午夜福利视频| 自拍欧美九色日韩亚洲蝌蚪91| 51国产日韩欧美| 大香蕉久久网| 国产高清国产精品国产三级| 亚洲丝袜综合中文字幕| 亚洲av福利一区| videos熟女内射| 国产麻豆69| 熟妇人妻不卡中文字幕| 国产精品一国产av| 麻豆精品久久久久久蜜桃| 国产精品 国内视频| 成年人午夜在线观看视频| 高清黄色对白视频在线免费看| av电影中文网址| 免费高清在线观看日韩| 精品少妇内射三级| videosex国产| 亚洲成人手机| 久久久久精品人妻al黑| 天堂8中文在线网| 欧美+日韩+精品| 中文字幕最新亚洲高清| 中国美白少妇内射xxxbb| 丰满迷人的少妇在线观看| 亚洲精品一二三| 欧美精品av麻豆av| 18禁国产床啪视频网站| av天堂久久9| 亚洲,欧美精品.| 国产日韩一区二区三区精品不卡| 少妇的逼水好多| www.熟女人妻精品国产 | 日日撸夜夜添| 老女人水多毛片| 日韩三级伦理在线观看| 新久久久久国产一级毛片| 亚洲国产av影院在线观看| 亚洲图色成人| 草草在线视频免费看| 老熟女久久久| 又大又黄又爽视频免费| 男人舔女人的私密视频| 超色免费av| 建设人人有责人人尽责人人享有的| av在线观看视频网站免费| 青春草国产在线视频| a级毛片在线看网站| 99热6这里只有精品| freevideosex欧美| 欧美3d第一页| 最黄视频免费看| 欧美 日韩 精品 国产| 日韩中字成人| 国产欧美日韩一区二区三区在线| 国产欧美日韩综合在线一区二区| 亚洲精品国产av蜜桃| 亚洲国产av新网站| 在线观看人妻少妇| 免费不卡的大黄色大毛片视频在线观看| 少妇精品久久久久久久| 亚洲综合色网址| 午夜福利乱码中文字幕| 少妇的逼好多水| 亚洲精华国产精华液的使用体验| 色视频在线一区二区三区| 宅男免费午夜| 国产成人av激情在线播放| 欧美激情极品国产一区二区三区 | 亚洲精品一二三| 两个人看的免费小视频| 免费大片黄手机在线观看| av在线播放精品| 九草在线视频观看| 日韩欧美精品免费久久| 一级毛片黄色毛片免费观看视频| 午夜福利影视在线免费观看| 免费高清在线观看日韩| 亚洲欧美清纯卡通| 边亲边吃奶的免费视频| 亚洲欧美一区二区三区国产| 国产精品国产三级专区第一集|