• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    Design of Low Power Transmission Gate Based 9T SRAM Cell

    2022-08-24 12:56:28RoobanMoruLeelaMdZiaUrRahmanSubbulakshmiandManimegalai
    Computers Materials&Continua 2022年7期

    S.Rooban, Moru Leela, Md.Zia Ur Rahman,*, N.Subbulakshmiand R.Manimegalai

    1Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Vaddeswaram,Guntur, Andhra Pradesh, 522502, India

    2Department of Electronics and Communication Engineering, Francis Xavier Engineering College, Tirunelveli,Tamil Nadu, 627003, India

    3Department of Computer Science and Engineering, PSG Institute of Technology and Applied Research, Coimbatore,Tamil Nadu, 641062, India

    Abstract: Considerable research has considered the design of low-power and high-speed devices.Designing integrated circuits with low-power consumption is an important issue due to the rapid growth of high-speed devices.Embedded static random-access memory (SRAM) units are necessary components in fast mobile computing.Traditional SRAM cells are more energyconsuming and with lower performances.The major constraints in SRAM cells are their reliability and low power.The objectives of the proposed method are to provide a high read stability, low energy consumption, and better writing abilities.A transmission gate-based multi-threshold single-ended Schmitt trigger (ST) 9T SRAM cell in a bit-interleaving structure without a write-back scheme is proposed.Herein, an ST inverter with a single bit-line design is used to attain the high read stability.A negative assist technique is applied to alter the trip voltage of the single-ended ST inverter.The multithreshold complementary met al oxide semiconductor (MTCMOS) technique is adopted to reduce the leakage power in the proposed single-ended TGST 9T SRAM cell.The proposed system uses a combination of standard and ST inverters, which results in a large read stability.Compared with the previous ST 9T, ST 11T, 11T, 10T, and 7T SRAM cells, the proposed cell is implemented in Cadence Virtuoso ADE with 45-nm CMOS technology and consumes 35.80%, 42.09%, 31.60%, 12.54%, and 31.60% less energy for read operations and 73.59%, 93.95%, 92.76%, 89.23%, and 85.78% less energy for write operations, respectively.

    Keywords: Bit-interleaving; low power; SRAM cell; schmitt trigger;transmission gate

    1 Introduction

    As technology evolves each day, the important design constraints for transistor scaling are the speed and integrated density, while leakages and reliability issues degrade the overall device performances.Further scaling results in short-channel effects, and overcoming this effect has led to several lleakage power reduction techniques in existing designs [1].Electronic devices, likemicroprocessors and microcontrollers, require high performances based on low power and high speeds.Such devices may be packed compactly and handled easily but require a memory cell with a low power consumption[2,3].A memory cell is a fundamental block in computer memory, and most digital devices are made using SRAM [4,5].The high operating speed capability of SRAM makes it widely used over dynamic random-access memory (DRAM), even though SRAM designs are comparatively more complex.The SRAM memory cell is a flip-flop circuit and is typically implemented using met al oxide field-effect transistors (MOSFETs).SRAM plays an important role in the System on Chip (SoC) as it is the primary element in chip design.SRAM has a larger value of switched capacitance in the bit line (BL)and word line (WL), which requires a higher energy cost.Thus, reducing the power consumption on SRAM reduces the power consumption of SoC devices [6].A MOSFET has three regions of operations: i) sub-threshold, ii) near-threshold, and iii) super threshold.In the sub-threshold region,the gate-to-source voltage is not as high as the edge voltage of a MOSFET, so this region is also called the cut-off region where the effects of current on the gate voltage are exponential.Conduction in the cut-off region is denoted as sub-threshold conduction, where there are more leakages even though the power consumption is low [7,8].In the super threshold region, the gate-to-source voltage is greater than the MOSFET threshold voltage and is called the saturation region as there is no effect on the current with a greater drain voltage [9].

    In the near-threshold voltage (NTV) region, the voltage of the gate-source is greater than the threshold voltage (Vth) of the MOSFET.Here, the current increases with the voltage at the drain terminal, and the current leakage is low compared to sub-threshold operations [10,11].This results in greater improvements in reducing the power consumption compared to super threshold operations[12-14].However, soft errors are induced in the near-threshold operation region due to the effects of alpha particles [15].High-energy alpha particles interact with thememory cell and interrupt operations or even cause damage [16].SRAM designs can be categorized based on interconnections with the inverter as i) cross-coupled standard inverter, ii) cross-coupled Schmitt-trigger (ST) inverter, and iii)cross-coupled ST inverter with a standard inverter.First, various inverters that fall under the crosscoupled standard inverter category are the conventional 6T [17], 8T [18], Pasandi’s 9T [19], Chang’s 9T [20], Joon’s 10T [21], and 7T [22].In 10T SRAM, a single BL is used for both read/write to reduce the power consumption [23], and in 11T, power gating transistors and a transmission gate are implemented to reduce the power leakage [24].The read disturbance from BL or bit line bar (BLB)in the conventional 6T can flip the stored data.In 6T, the read and write stabilities are not achieved simultaneously because these depend on the beta- and alpha-ratios, respectively.The 7T SRAM cell is not affected by any RHSc issues and does not have any read disturbances that require low power.The advantages of cross-coupled ST inverters in SRAM designs over the standard inverter SRAM designs are i) the cross-coupled structure of the ST inverter with a standard inverter to improve the read stability, and ii) the ST inverterwrite assist scheme with selective power gating to improve the write capability.The ST 10T [25] and ST 11T [26] belong to the cross-coupled ST inverter group.In ST 11T,the cross-coupled ST inverter is connected with the read buffer, and a single BL structure is used for read operations, where the read buffer improves the hold and read stabilities.In the cross-coupled ST inverter with a standard inverter category, the ST 9T [27] has a single BL structure and is designed with WBSBS.Selective power gating is used to develop the write ability.The ST voltage of the 9T inverter can be controlled through the write-assist scheme.The MTCMOS method offers a high performance in low-power designs [28].Transmission gates reduce the leakage power to a greater extent [29], and the ST inverter [30] provides a robust security and high read stability while the performance characteristic of the standard inverter decays for smaller supply voltages (Vdd).Based on several investigations,the literature suggests that current designs have problems, such as read/write stability and a reduced leakage power.To address these issues, the proposed method provides the following contributions.

    ?Compared to ST 10T, the proposed design has a large read stability as it uses a combination of standard and ST inverters.

    ?In place of single-pass gates in the literature, a transmission gate is implemented to reduce unnecessary switching during the hold mode.

    ?When a read disturbance reaches the storage node, the ST inverter is more resistant to read interruptions compared to ideal inverters.

    ?The proposed method holds column-based assist techniques to reduce the energy consumption.

    ?The read static noise margin of the proposed cell is high compared to the 10T SRAM and 6T SRAM cells.

    The remainder of this work is organized as follows.Section 2 introduces the proposed TG-ST 9T SRAM design and its operation.Section 3 analyzes the performance of the proposed design with the N-curve metric.Section 4 compares the results with the ST 9T SRAM cell based on power and delay,and Section 5 concludes this article.

    2 Proposed TG-ST 9T SRAM

    Several SRAM cell designs have been investigated to reduce the power, and significant constraints have been considered in the memory portion of the chip as the best possible design pathway, as described in the previous section.This section discusses the proposed SRAM cell design.The schematic and timing diagrams of the proposed SRAM cell are given in Figs.1a and 1b.This method adapts the MTCMOS technique based on a single BL structure, which includes a high Vth with nominal Vth devices to reduce leakage.The proposed cell has a cross-coupled standard inverter and a single-ended modified ST inverter with both having high Vth.In place of a single-pass gate in the literature, a transmission gate (TP and TN) is used with one enable (EN) transistor connected between the two inverters, which reduces the unnecessary switching activities during hold mode.The TP, TN, and EN all have a nominal Vth.The word lines (WL and WLB) are row-based signals and the WWL is a column-based signal.The WL is connected to the TN and EN gates, the WLB is connected to the TP gate, and the WWL is connected to the source of the feedback transistor (NF).

    Figure 1: (a) Schematic and (b) Timing diagrams of the proposed SRAM cell

    2.1 Proposed Method: Read Operation

    The read operation of the proposed cell is depicted in Fig.2.The BL is pre-charged to VDD during read operations, the WWL is set to“1,”and the inverter controls node Q.Activating the rowdependent signals (WL and WLB) allows turning on the transmission gate.If Q has zero charge, the BL discharges; otherwise, there is no change in the BL.Disturbances caused by the BL during read operations are the most common cause of read failures.If the storage node is enabled through read disturbances, then the voltage attains the inverter trip voltage.The proposed design addresses this problem by combining a regular inverter and an ST inverter into a cross-coupled structure.Figs.3a and 3b represent the single-ended modified ST inverter and its DC characteristics, respectively.The ST inverter has a greater trip voltage than the normal inverter when the input changes from logical“0”to logical“1.”The voltage at node VXincreases with the NF transistor, which reduces the strength of PDR1 transistor.As a result, when a read disturbance reaches the storage node, the ST inverter is more resistant to read interruptions compared with an ideal inverter.

    Figure 2: Read operations in the proposed ST inverter scheme

    Figure 3: (a) Schematic diagram of the ST inverter and (b) Its DC characteristics at VDD=0.5 V

    2.2 Write-0 Operation

    Write operations are conditional on whether the information to be composed on the SRAM cell is a“1”or“0.”Fig.4a illustrates the write-0 operation.The column-based signal WWL remains“1”in the write-0 operation, and the write driver sets BL to“0”, WL to“1,”and WLB to“0.”The Q node is pushed to“0”through the turned-on transmission gate, and the ST inverter flips.The proposed SRAM cell cuts off the VDD by disconnecting the pMOS transistor of the standard inverter, which achieves write-0 capability during the write operations.

    Figure 4: Proposed TG-ST 9T static RAM (a) Write-0 and (b) Write-1 operations

    2.3 Write-1 Operation

    The write-1 process is illustrated in Fig.4b.During write-1 operations, the write driver pushes the BL to“1,”the WL is ON, and the WLB is disabled.The proposed cell has a negative VWWL assist technique to boost its write-1 ability.Once the negative voltage is provided to the WWL, the turned-on feedback transistor NF drives the Vx node to a negative voltage.As the voltage at Vx decreases, the power of PDR1 increases and lowers the ST inverter trip voltage.As a result, the write-1 operation becomes more straightforward.

    The amount of change in the trip voltage that corresponds to the increased PDR1 is shown in Fig.5.When the column-based WWL signal is held at 0 V, the ST inverter trip voltage decreases by 16.61%.As the feedback function is removed by turning off the feedback transistorNF, the trip voltage is identical to that of a regular inverter.The trip voltage decrease to 64.85% using the negative assist technique on the column-based signal from the WWL.Lowering the trip voltage allows the negative assist technique to boost the write-1 ability.

    Figure 5: DC characteristics of the negative VWWL given at VDD=0.5 V

    3 Performance Analysis

    The stability assessment and evaluation of the N-curve metric is implemented in the 7T, 10T, 11T,ST 11T, ST 9T, and the proposed TG-ST 9T SRAM cells.

    In the N-curve metric, the stability of the SRAM depends on the supply voltage.The SRAM cell becomes unstable if the supply voltage is reduced.The N-curve is the preferred metric to measure the stability of the SRAM.Drawing a butterfly/N-curve is a single plot with detailed information on the stability of the SRAM and write operation.For CR=10, the stability parameters such as the static voltage noise margin (SVNM), static current noise margin (SINM), write trip current (WTI),and write trip voltage (WTV) are observed to provide reasonably better values compared to CR=9,8, and 7 in the 45-nm CMOS technology, as summarized in Tab.1.Fig.6 shows the N-curve of the proposed design, where the four N-curve parameters are utilized to characterize the device stability.Comparisons of the parameters SVNM, SINM, WTI, and WTV for the conventional SRAM cells(7T, 10T, 11T, ST 11T, ST 9T, and low leakage 10T) with the proposed method are given in Tab.2.

    Table 1: N-curve analysis of the proposed design at various cell ratios

    Figure 6: N-curve analysis of the proposed design at 0.5 V

    Table 2: Comparison of N-curve results of various SRAM cell

    4 Simulation Results

    The implementation results of the proposed TG ST-9T are compared with other SRAM cells using 45-nm CMOS technology.Monte Carlo simulations are performed in HSPICE to evaluate the SRAM cell design.Statistical analysis for the stability is achieved using the noise margin (NM), which is another key factor in SRAM cells and is an important constraint in their construction.

    4.1 Read Delay

    The time taken for the response when the input signal is applied to the WL is denoted as the read delay.Fig.7 shows the read delay of the proposed design with various supply voltages of 0.40, 0.42,0.44, 0.46, 0.48, and 0.50 V.A reduction in the delay between the ST 11T and ST 9T is the same as the reduction between the ST 9T and the proposed design with 0.44 and 0.40 V.Thus, it is perceived and verified that the design holds the minimum delay over the 7T SRAM.

    Figure 7: Read delay comparison at various supply voltages

    4.2 Write Assist Technique

    Various write assist techniques have been proposed and used in several memory cell designs.AAmong the available write assist techniques, the suppressed cellVDD[31], raised cell VSS [32], boosted VWL [33], negative VBL [34], and negative VWWL assist techniques are commonly used in 7T, ST 11T, ST 9T, 11T, and 10T SRAM cells.

    4.3 Half-Selected Cell Stability and Write Ability

    All selected columns must be controlled in column-based assist techniques, which leads to an increased energy consumption, whereas only one row is selected and controlled in row-based assist techniques to attain a low power.Due to the low-energy in row-based support methods, the row-based boosted VWLis chosen with a boostedWL voltage to ensure the circuit has a 3σ stability.The negative VWWL for a 3σ write capability of the proposed and ST 9T SRAM cells are shown in Fig.8, which indicates the proposed method has better results.

    Figure 8: Comparison of the 3σ write capabilities for the negative VWWL and ST 9T SRAM cells

    Monte Carlo simulations were implemented to estimate the write-0 and write-1 operations for each SRAM cell.Statistical simulations are performed using the static power loss of the proposed cell through the Monte Carlo distribution, as shown in Fig.9.The waveforms for the control terminals with write-0 and write-1 procedures and the storage node at Vdd=0.5 V are obtained from 1000 Monte Carlo simulations to verify the required functionality of the circuit.

    Figure 9: Write-0 and write-1 operational waveforms for (a) The control signals, (b) Selected cells in the storage node, and (c) Column-based cells

    4.4 Leakage Power

    The leakage power of the proposed SRAM cell is compared with various SRAM cells at v=0.5 V,as shown in Fig.10a.As the ST inverter has a greater trip voltage than standard inverters, the SRAM cells that use cross-coupled ST inverters have higher hold stability yields than cross-coupled standard inverter SRAM cells.The leakage power of the proposed design has a maximum of 52.72% greater thanthe7TSRAMcell,82.16%greaterthanthe10TSRAMCell,77.27%greaterthanthe11TSRAM Cell, 50.83% greater than the ST 11T SRAM cell, and 36.72% lower than the ST 9T Cell due to the MTCMOS in the proposed design.

    4.5 Power Consumption

    A comparison of the total power consumption for the proposed SRAM cell with traditional cells is performed and shown in Fig.10b.The proposed design has 72.18%, 64.98%, 72.28%, 77.76%, and 33.18% smaller power consumptions compared with the 7T, 10T, 11T, ST 11T, and ST 9T SRAM cells,respectively.

    Figure 10: (a) Leakage power comparison of various SRAM cells and (b) Total power consumption at 0.5 V

    4.6 Comparison at Vdd=0.5 V

    The proposed SRAM cell is implemented and simulated in the Cadence virtuoso environment for 45-nm CMOS technology.An energy-delay product (EDP) is commonly used to consider both the energy and efficiency.The power supply (Vdd) and EDP will not reflect the delay and energy values.Thus, these will be considered based on the power supply.Eqs.(1)-(3) show the EDP, static PDP, and PDP calculations, respectively.Tab.3 shows simulations of the proposed and previous SRAM Cells at Vdd.

    Tab.3 indicates that the proposed Multi-Vt TG-ST 9T SRAM cell consumes a read energy of 50.2 nJ whereas the ST 9T, ST 11T, 11T, 10T, and 7T SRAM cells have read energies of 78.2, 86.7, 73.4,57.4, and 73.4 nJ, respectively.The write energy of the proposed SRAM cell is 6.47 nJ and the ST 9T,ST 11T, 11T, 10T, and 7T SRAM consume 24.5, 107, 89.4, 60.1, and 45.5 nJ, respectively.Similarly,the total energy of the proposed SRAM cell design is 5.39 nJ and those for the ST 9T, ST 11T, 11T,10T, and 7T SRAM are 24.8, 48.3, 32.1, 25.2, and 32.7 nJ, respectively.Thus, the proposed design has low read and write energies.

    Table 3: Comparison of SRAM approaches for 45-nm CMOS technologies

    Table 3: Continued

    5 Conclusions

    The increased power dissipation is due primarily to the scaling down of the system dimensions, input voltage, and threshold voltage.The proposed design uses a column-based assist technique to further reduce the energy consumption.The energy and delay are compared for the 7T SRAM, 10T SRAM, 11T SRAM, ST 11T SRAM, ST 9T SRAM, and the proposed design.The SRAM cell designs are simulated with 45-nm CMOS technology for a 0.5V VDD using the Cadence Virtuoso ADE.Power reduction techniques such as the MTCMOS technique and transmission gate property allow the proposed design to reduce the power consumption and operate the SRAMcells faster.In the proposed method, the ST inverter with a single BL design is used to attain a high read stability.The proposed multi vt TG-ST improves the write ability yield using the negative VWWL write assist technique, which does not require a write assist row voltage.The total energy consumption is only 5.39 nJ and is lower than the ST 9T, ST 11T, and 7T SRAM cells.The proposed multi vt TG-ST 9T SRAM cell design has 87.63%, 95.66%, 90.44%, 90.41%, and 90.45% smaller EDPs than the ST 9T, ST 11T, 11T, 10T, and 7T SRAM cells, respectively, at a supply voltage of 0.5V.

    Funding Statement:The authors received no specific funding for this study.

    Conflicts of Interest:The authors declare that they have no conflicts of interest to report regarding the present study.

    久久久久久久国产电影| 亚洲自偷自拍三级| 国产精品人妻久久久久久| 韩国高清视频一区二区三区| 国产片特级美女逼逼视频| 久久ye,这里只有精品| 日韩不卡一区二区三区视频在线| 免费人成在线观看视频色| 午夜爱爱视频在线播放| 一二三四中文在线观看免费高清| 97人妻精品一区二区三区麻豆| 99久久精品一区二区三区| 亚洲人与动物交配视频| 综合色丁香网| 永久免费av网站大全| 国产黄片美女视频| 免费看不卡的av| 内地一区二区视频在线| 女人被狂操c到高潮| 99久久精品国产国产毛片| 亚洲国产欧美人成| 国产一区二区三区av在线| 人妻制服诱惑在线中文字幕| 亚洲精华国产精华液的使用体验| 成年人午夜在线观看视频| 久久精品久久精品一区二区三区| 精品午夜福利在线看| 草草在线视频免费看| 国产精品一区二区三区四区免费观看| 欧美高清性xxxxhd video| 国产美女午夜福利| 综合色丁香网| 欧美日韩精品成人综合77777| 成人免费观看视频高清| 亚洲av成人精品一区久久| 午夜激情福利司机影院| 亚洲色图综合在线观看| 草草在线视频免费看| 边亲边吃奶的免费视频| 免费看光身美女| 国产成人a区在线观看| 韩国高清视频一区二区三区| 最后的刺客免费高清国语| 国产男女内射视频| 亚洲成人精品中文字幕电影| 99视频精品全部免费 在线| 午夜视频国产福利| 亚洲精品乱码久久久v下载方式| 亚洲国产色片| 久久6这里有精品| 国产亚洲91精品色在线| 日韩欧美精品v在线| 亚洲国产高清在线一区二区三| 中文资源天堂在线| 尤物成人国产欧美一区二区三区| 国产精品99久久99久久久不卡 | tube8黄色片| 国产中年淑女户外野战色| 亚洲最大成人av| 视频区图区小说| 日韩av在线免费看完整版不卡| 亚洲最大成人中文| 人妻 亚洲 视频| 在线观看免费高清a一片| 精品一区在线观看国产| 免费av毛片视频| 国产精品偷伦视频观看了| 中文天堂在线官网| 日韩国内少妇激情av| 18+在线观看网站| 免费人成在线观看视频色| 联通29元200g的流量卡| 国产亚洲一区二区精品| 69人妻影院| 一级片'在线观看视频| 我的女老师完整版在线观看| 亚洲真实伦在线观看| 国产成人精品福利久久| 搞女人的毛片| 国产色爽女视频免费观看| 亚洲成人一二三区av| 建设人人有责人人尽责人人享有的 | 好男人在线观看高清免费视频| 最近中文字幕高清免费大全6| 九色成人免费人妻av| 搡女人真爽免费视频火全软件| 久久精品人妻少妇| 国产av码专区亚洲av| 久久久久久久久久成人| 又爽又黄无遮挡网站| 毛片女人毛片| 亚洲欧美日韩卡通动漫| 五月玫瑰六月丁香| 欧美日韩精品成人综合77777| 在线观看av片永久免费下载| 在线a可以看的网站| 国产精品99久久久久久久久| 日韩视频在线欧美| 欧美高清性xxxxhd video| 人妻 亚洲 视频| 不卡视频在线观看欧美| 国产色婷婷99| 在线精品无人区一区二区三 | 久久精品久久久久久久性| 插阴视频在线观看视频| 啦啦啦中文免费视频观看日本| 男女国产视频网站| 亚洲精品色激情综合| xxx大片免费视频| 街头女战士在线观看网站| 九九在线视频观看精品| 成人亚洲欧美一区二区av| 熟女电影av网| av在线蜜桃| 黄色一级大片看看| 在线播放无遮挡| 秋霞伦理黄片| 国产日韩欧美在线精品| 97在线人人人人妻| 欧美极品一区二区三区四区| 美女高潮的动态| 精品人妻熟女av久视频| 亚洲国产精品成人久久小说| 丰满少妇做爰视频| 91精品伊人久久大香线蕉| 性色avwww在线观看| 亚洲av免费高清在线观看| 性插视频无遮挡在线免费观看| 久久久久久久精品精品| 亚洲av一区综合| 激情五月婷婷亚洲| 免费观看性生交大片5| 18禁裸乳无遮挡免费网站照片| 在线免费十八禁| 成人无遮挡网站| 91久久精品国产一区二区三区| 18禁裸乳无遮挡动漫免费视频 | 毛片女人毛片| 天美传媒精品一区二区| 美女xxoo啪啪120秒动态图| 精品少妇久久久久久888优播| 免费观看性生交大片5| 丰满人妻一区二区三区视频av| 亚洲精品日韩av片在线观看| 亚洲欧美日韩无卡精品| 国产亚洲5aaaaa淫片| 亚洲激情五月婷婷啪啪| 国内少妇人妻偷人精品xxx网站| 麻豆久久精品国产亚洲av| 在线天堂最新版资源| 99精国产麻豆久久婷婷| 欧美日韩综合久久久久久| 乱码一卡2卡4卡精品| 亚洲av不卡在线观看| 又爽又黄a免费视频| 免费人成在线观看视频色| 直男gayav资源| 美女高潮的动态| 亚洲成人一二三区av| 性色av一级| 韩国av在线不卡| 亚洲欧美日韩另类电影网站 | 国产亚洲5aaaaa淫片| 一个人看视频在线观看www免费| 美女中出高潮动态图| 三上悠亚av全集在线观看| 国产成人欧美| 久久久精品区二区三区| 丝袜脚勾引网站| 最近的中文字幕免费完整| 免费黄色在线免费观看| 水蜜桃什么品种好| 男人爽女人下面视频在线观看| 久久久久网色| 日本欧美国产在线视频| 国产精品嫩草影院av在线观看| 超碰成人久久| www日本在线高清视频| 美女国产高潮福利片在线看| 欧美精品亚洲一区二区| 国产黄色视频一区二区在线观看| 午夜精品国产一区二区电影| 亚洲熟女毛片儿| 国产乱来视频区| 日韩制服丝袜自拍偷拍| av视频免费观看在线观看| 亚洲成色77777| 亚洲欧美一区二区三区黑人| 人人妻人人澡人人爽人人夜夜| 精品国产一区二区三区久久久樱花| 久久99精品国语久久久| 这个男人来自地球电影免费观看 | 国产99久久九九免费精品| 日韩免费高清中文字幕av| 亚洲熟女毛片儿| 亚洲少妇的诱惑av| 美女午夜性视频免费| 人人妻,人人澡人人爽秒播 | 少妇的丰满在线观看| 久久久久人妻精品一区果冻| 精品国产国语对白av| a级毛片黄视频| 男人爽女人下面视频在线观看| www日本在线高清视频| 最近2019中文字幕mv第一页| 精品国产超薄肉色丝袜足j| 国产乱人偷精品视频| 免费少妇av软件| 国产成人系列免费观看| 一本一本久久a久久精品综合妖精| 一本一本久久a久久精品综合妖精| 亚洲男人天堂网一区| 欧美黑人欧美精品刺激| 欧美人与善性xxx| 老司机影院毛片| 久久精品亚洲av国产电影网| 国产成人免费观看mmmm| 亚洲欧洲日产国产| 美女主播在线视频| 午夜日本视频在线| 亚洲欧洲国产日韩| 亚洲精品国产一区二区精华液| 成人影院久久| 中文字幕高清在线视频| 97人妻天天添夜夜摸| 国产乱人偷精品视频| 久久国产精品男人的天堂亚洲| 久久精品熟女亚洲av麻豆精品| 午夜福利一区二区在线看| 十八禁网站网址无遮挡| 成人免费观看视频高清| 亚洲第一区二区三区不卡| 亚洲精品自拍成人| 色精品久久人妻99蜜桃| 亚洲一卡2卡3卡4卡5卡精品中文| 男人操女人黄网站| 18禁裸乳无遮挡动漫免费视频| 夫妻午夜视频| 久久97久久精品| 我要看黄色一级片免费的| 麻豆乱淫一区二区| 高清在线视频一区二区三区| 黑人巨大精品欧美一区二区蜜桃| 女人高潮潮喷娇喘18禁视频| 亚洲,欧美精品.| 久久女婷五月综合色啪小说| 国产欧美日韩综合在线一区二区| 久久久久视频综合| 久久热在线av| 亚洲国产欧美网| 啦啦啦啦在线视频资源| 精品亚洲乱码少妇综合久久| 国产不卡av网站在线观看| 岛国毛片在线播放| 交换朋友夫妻互换小说| 婷婷色综合大香蕉| av又黄又爽大尺度在线免费看| 黑人欧美特级aaaaaa片| 日日摸夜夜添夜夜爱| 夜夜骑夜夜射夜夜干| 在线 av 中文字幕| 水蜜桃什么品种好| 亚洲精品国产av蜜桃| 欧美97在线视频| 国产伦理片在线播放av一区| 午夜福利在线免费观看网站| 国产黄色免费在线视频| 精品久久久久久电影网| 亚洲精品国产色婷婷电影| 9191精品国产免费久久| 少妇人妻精品综合一区二区| 久久久久久人妻| 两个人免费观看高清视频| 国产精品.久久久| 国产女主播在线喷水免费视频网站| 国产熟女午夜一区二区三区| av网站在线播放免费| 日本爱情动作片www.在线观看| 99久国产av精品国产电影| 999精品在线视频| 国产淫语在线视频| 女性生殖器流出的白浆| 久久天躁狠狠躁夜夜2o2o | 考比视频在线观看| 精品酒店卫生间| 国产一区二区三区av在线| av一本久久久久| 中文字幕精品免费在线观看视频| 国产乱来视频区| 天天影视国产精品| 看十八女毛片水多多多| 亚洲av国产av综合av卡| 国产成人免费观看mmmm| 成人影院久久| 一区二区三区乱码不卡18| 国产一级毛片在线| 99re6热这里在线精品视频| 欧美日韩成人在线一区二区| 免费av中文字幕在线| 中文字幕av电影在线播放| 午夜激情av网站| 亚洲av成人不卡在线观看播放网 | 日韩不卡一区二区三区视频在线| av天堂久久9| 国产精品一区二区精品视频观看| 国产xxxxx性猛交| 成人毛片60女人毛片免费| 18禁裸乳无遮挡动漫免费视频| 国语对白做爰xxxⅹ性视频网站| 久久人人97超碰香蕉20202| 欧美黄色片欧美黄色片| 成人亚洲欧美一区二区av| 成人手机av| 天堂8中文在线网| 久久久精品区二区三区| 亚洲欧美成人精品一区二区| 美女脱内裤让男人舔精品视频| 中文欧美无线码| 夫妻午夜视频| 亚洲国产精品成人久久小说| 亚洲第一av免费看| 亚洲欧美一区二区三区黑人| 成人国产麻豆网| 丝袜美足系列| 人人妻,人人澡人人爽秒播 | 欧美日韩av久久| 精品视频人人做人人爽| 交换朋友夫妻互换小说| 黑人猛操日本美女一级片| 免费黄色在线免费观看| 亚洲欧美色中文字幕在线| 在线天堂中文资源库| 91国产中文字幕| 高清av免费在线| 一本大道久久a久久精品| 亚洲美女搞黄在线观看| 欧美人与善性xxx| 18在线观看网站| 美女扒开内裤让男人捅视频| 丝袜美足系列| 久久久久久久大尺度免费视频| 欧美黄色片欧美黄色片| 亚洲一区二区三区欧美精品| 久久久国产一区二区| 日韩免费高清中文字幕av| 亚洲图色成人| 美女高潮到喷水免费观看| 国产黄频视频在线观看| 国产亚洲最大av| 亚洲欧美一区二区三区国产| 国产色婷婷99| 欧美xxⅹ黑人| av片东京热男人的天堂| 男男h啪啪无遮挡| 三上悠亚av全集在线观看| 欧美人与善性xxx| 在线观看免费日韩欧美大片| www.精华液| 9热在线视频观看99| 丝袜喷水一区| 国产av码专区亚洲av| 菩萨蛮人人尽说江南好唐韦庄| 国产1区2区3区精品| 女的被弄到高潮叫床怎么办| 一本一本久久a久久精品综合妖精| 日本av免费视频播放| 精品久久久精品久久久| 国产爽快片一区二区三区| 在线精品无人区一区二区三| 国产 一区精品| 热re99久久国产66热| 久久精品国产a三级三级三级| 黑丝袜美女国产一区| 视频区图区小说| 久久99热这里只频精品6学生| 国产精品一二三区在线看| 免费在线观看完整版高清| 成人手机av| av在线播放精品| 成年av动漫网址| 亚洲av电影在线进入| 极品人妻少妇av视频| 午夜91福利影院| 丝袜喷水一区| 久久99精品国语久久久| 一区二区三区乱码不卡18| 国产成人系列免费观看| 色精品久久人妻99蜜桃| 日本av手机在线免费观看| 乱人伦中国视频| 美女脱内裤让男人舔精品视频| 日本vs欧美在线观看视频| 我要看黄色一级片免费的| 日韩一区二区视频免费看| 中文天堂在线官网| 人人妻人人添人人爽欧美一区卜| 成年av动漫网址| 亚洲国产精品一区二区三区在线| 成人影院久久| 久久久久久久国产电影| 色94色欧美一区二区| 久久久精品国产亚洲av高清涩受| 王馨瑶露胸无遮挡在线观看| 涩涩av久久男人的天堂| 欧美xxⅹ黑人| 午夜久久久在线观看| 亚洲精品第二区| 国产毛片在线视频| 美女主播在线视频| 色播在线永久视频| tube8黄色片| av网站免费在线观看视频| 精品一区在线观看国产| 在线观看www视频免费| 在线天堂中文资源库| 亚洲国产av影院在线观看| 我要看黄色一级片免费的| 国产xxxxx性猛交| 日韩av在线免费看完整版不卡| 久久午夜综合久久蜜桃| 精品国产超薄肉色丝袜足j| 欧美激情极品国产一区二区三区| 精品一区二区免费观看| 欧美人与性动交α欧美软件| 日韩精品免费视频一区二区三区| 丝袜人妻中文字幕| 欧美人与性动交α欧美软件| 不卡视频在线观看欧美| 日韩av免费高清视频| 久久久久国产精品人妻一区二区| 国产伦理片在线播放av一区| 别揉我奶头~嗯~啊~动态视频 | 亚洲国产精品999| 69精品国产乱码久久久| 亚洲国产欧美网| 在线观看免费视频网站a站| 国产一区二区三区av在线| 高清欧美精品videossex| 欧美激情 高清一区二区三区| 极品人妻少妇av视频| 毛片一级片免费看久久久久| 日韩 欧美 亚洲 中文字幕| 久久精品亚洲av国产电影网| 中文字幕高清在线视频| 国产精品久久久av美女十八| 午夜福利网站1000一区二区三区| 亚洲国产精品一区三区| 亚洲国产成人一精品久久久| 欧美激情高清一区二区三区 | 精品亚洲乱码少妇综合久久| 交换朋友夫妻互换小说| 日本av手机在线免费观看| 涩涩av久久男人的天堂| 这个男人来自地球电影免费观看 | 日本黄色日本黄色录像| 日韩制服骚丝袜av| 秋霞在线观看毛片| videosex国产| 爱豆传媒免费全集在线观看| 亚洲精品第二区| 看十八女毛片水多多多| 午夜激情久久久久久久| 婷婷色av中文字幕| av视频免费观看在线观看| 91国产中文字幕| 日韩欧美精品免费久久| h视频一区二区三区| 别揉我奶头~嗯~啊~动态视频 | 人人妻人人澡人人爽人人夜夜| 久久久国产一区二区| 国产一级毛片在线| 亚洲欧美精品自产自拍| 久久人人爽av亚洲精品天堂| 国产亚洲精品第一综合不卡| 婷婷色麻豆天堂久久| 99久久综合免费| 国产av一区二区精品久久| 国产欧美日韩综合在线一区二区| 九色亚洲精品在线播放| 色94色欧美一区二区| 免费av中文字幕在线| 黑人巨大精品欧美一区二区蜜桃| 日韩大码丰满熟妇| 又黄又粗又硬又大视频| www.av在线官网国产| 亚洲欧洲精品一区二区精品久久久 | 高清欧美精品videossex| 午夜福利,免费看| 可以免费在线观看a视频的电影网站 | 18在线观看网站| 国产1区2区3区精品| 久久精品aⅴ一区二区三区四区| 哪个播放器可以免费观看大片| 男人爽女人下面视频在线观看| 美女高潮到喷水免费观看| 伦理电影免费视频| 国产免费又黄又爽又色| 中文字幕人妻熟女乱码| 777久久人妻少妇嫩草av网站| 伦理电影大哥的女人| 国产高清国产精品国产三级| 亚洲第一av免费看| 日韩精品有码人妻一区| 99热全是精品| 午夜福利网站1000一区二区三区| 亚洲国产欧美网| 国产一区二区三区综合在线观看| 黑人猛操日本美女一级片| 丝袜喷水一区| 又大又黄又爽视频免费| 亚洲精品在线美女| 亚洲精品视频女| 国产精品嫩草影院av在线观看| 久久久国产精品麻豆| 黄片播放在线免费| 精品一区二区三卡| 精品久久久久久电影网| 嫩草影视91久久| 国产精品无大码| 丝袜美足系列| 在线观看免费视频网站a站| 操美女的视频在线观看| 国产老妇伦熟女老妇高清| 深夜精品福利| 久久午夜综合久久蜜桃| 日韩视频在线欧美| 国产97色在线日韩免费| 在线亚洲精品国产二区图片欧美| 久久99精品国语久久久| 久热爱精品视频在线9| 亚洲av日韩在线播放| 人人妻人人添人人爽欧美一区卜| 午夜福利一区二区在线看| 久久久久国产一级毛片高清牌| 高清在线视频一区二区三区| av福利片在线| 久久久久久免费高清国产稀缺| 天天躁夜夜躁狠狠久久av| 国语对白做爰xxxⅹ性视频网站| 岛国毛片在线播放| 天堂8中文在线网| 18禁国产床啪视频网站| 多毛熟女@视频| 日韩电影二区| 久久这里只有精品19| 久久久久久久大尺度免费视频| 街头女战士在线观看网站| 侵犯人妻中文字幕一二三四区| 美女大奶头黄色视频| 9热在线视频观看99| 永久免费av网站大全| 欧美国产精品va在线观看不卡| 国产av精品麻豆| 国产成人免费无遮挡视频| 国产精品二区激情视频| 男女高潮啪啪啪动态图| 男女无遮挡免费网站观看| 成人国产av品久久久| 精品第一国产精品| 成年动漫av网址| 777米奇影视久久| 女人高潮潮喷娇喘18禁视频| 国产一区亚洲一区在线观看| 日韩精品免费视频一区二区三区| 伦理电影免费视频| 亚洲成人国产一区在线观看 | 欧美日韩视频精品一区| 久久人人爽人人片av| 一级片免费观看大全| 老司机亚洲免费影院| 欧美日韩一区二区视频在线观看视频在线| 国产成人a∨麻豆精品| 国产免费现黄频在线看| av卡一久久| 成人免费观看视频高清| 少妇猛男粗大的猛烈进出视频| 国产一区二区三区综合在线观看| 久久99热这里只频精品6学生| 久久久久精品人妻al黑| 最近中文字幕高清免费大全6| 精品人妻熟女毛片av久久网站| 色视频在线一区二区三区| 精品少妇黑人巨大在线播放| 久久影院123| 欧美激情 高清一区二区三区| 久久影院123| 亚洲国产精品999| 黑人欧美特级aaaaaa片| 黄片小视频在线播放| 青春草亚洲视频在线观看| 久久av网站| 午夜免费鲁丝| www.av在线官网国产| 在线观看免费高清a一片| 90打野战视频偷拍视频| 亚洲婷婷狠狠爱综合网| 免费高清在线观看日韩| 精品卡一卡二卡四卡免费| 欧美最新免费一区二区三区| 99久久99久久久精品蜜桃| 天天添夜夜摸| 一本大道久久a久久精品| 亚洲第一区二区三区不卡| 99久国产av精品国产电影| 国产成人精品久久久久久| 热99国产精品久久久久久7| 欧美xxⅹ黑人| 男人爽女人下面视频在线观看| 纵有疾风起免费观看全集完整版| 国产精品久久久久久精品电影小说| 交换朋友夫妻互换小说| 老司机影院成人| av网站免费在线观看视频| 少妇 在线观看| 久久精品亚洲av国产电影网|