• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    An Evolutionary Normalization Algorithm for Signed Floating-Point Multiply-Accumulate Operation

    2022-08-24 12:57:48RajkumarSarmaCherryBhargavaandKetanKotecha
    Computers Materials&Continua 2022年7期

    Rajkumar Sarma, Cherry Bhargavaand Ketan Kotecha

    1Department of Electrical & Electronics Engineering, Faculty of Engineering & Technology, Jain(Deemed-to-be-University), Ramanagar, 562112, Karnataka, India

    2Symbiosis Institute of Technology, Symbiosis International (Deemed University), Lavale, Pune, 412115, India

    3Symbiosis Centre for Applied Artificial Intelligence, Symbiosis International (Deemed University), Lavale, Pune, 412115,India

    Abstract: In the era of digital signal processing, like graphics and computation systems, multiplication-accumulation is one of the prime operations.A MAC unit is a vital component of a digital system, like different Fast Fourier Transform (FFT) algorithms, convolution, image processing algorithms, etcetera.In the domain of digital signal processing, the use of normalization architec-ture is very vast.The main objective of using normalization is to perform com-parison and shift operations.In this research paper, an evolutionary approach for designing an optimized normalization algorithm is proposed using basic logical blocks such as Multiplexer, Adder etc.The proposed normalization algorithm is further used in designing an 8×8 bit Signed Floating-Point Multiply-Accumulate (SFMAC) architecture.Since the SFMAC can accept an 8-bit signific and and a 3-bit exponent, the input to the said architecture can be somewhere between -(7.96872)10 to + (7.96872)10.The proposed architecture is designed and implemented using the Cadence Virtuoso using 90 and 130 nm technologies (in Generic Process Design Kit (GPDK) and Taiwan Semiconductor Manufacturing Company (TSMC), respectively).To reduce the power consumption of the proposed normalization architecture,techniques such as“block enabling”and“clock gating”are used rigorously.According to the analysis done on Cadence, the proposed architecture uses the least amount of power compared to its current predecessors.

    Keywords: Data normalization; cadence virtuoso; signed-floating-point MAC; evolutionary optimized algorithm; block enabling; clock gating

    1 Introduction to Multiply & Accumulate (MAC) Architecture

    In digital signal processing, the MAC operation is considered a significant and critical operation.The Digital Signal Processing (DSP) algorithms execute many mathematical calculations repeatedly and rapidly on various data sets.DSP algorithms can be effectively executed by the majority of operating systems and general-purpose microprocessors.Unfortunately, DSP algorithms have energy efficiency issues while operating with portable devices such as Personal Digital Assistants (PDAs)and mobile phones.Considering delay and power optimization, the exponential growth of portable electronics has imposed a major challenge to Very Large-Scale Integration (VLSI) design engineers.A MAC unit is a vital component of any digital system, such as various FFT algorithms, convolution etc.The actual MAC block is not just limited to the fixed-point number system.For audio and image processing applications, floating-point MAC architecture is much needed.MAC’s simple operation is to multiply two variables (XiandYi) and add the product to the last cycle’s output.Therefore, the MAC architecture includes the key operational blocks of a multiplier, adder, and register/accumulator[1-14].The multiplier multiplies the two input operands; the adder attaches the multiplier’s output to the previous cycle’s result, and the register or accumulator preserves the final addition output.Fig.1 shows the generalized block diagram of N×N bit MAC.

    The popularity of portable devices and the requirement to limit the power consumption(and therefore heat dissipation) in heavily-dense VLSI chips have resulted in rapid advances in low-power design over the past few years.Mobile applications necessitating low-power dissipation and high throughput,let us say notebook Personal Computers (PCs), mobile communication devices, and PDAs, are the driving forces behind these innovations.In most cases, low power consumption requirements need to be met along with equally challenging targets of high chip density and high speed.Therefore,the low-power IC design surfaced as a beneficial and fast-developing area of Complementary Met al Oxide Semiconductor (CMOS) circuit design.Usually, the restricted battery life places very stringent demands on the portable system’s overall power requirements.New types of rechargeable batteries,say“Nickel-Met al Hydride (NiMH)”is being produced with better energy storage capacity than the traditional“Nickel-Cadmium (NiCd)”batteries.Still, there is no prospect of a significant increase in energy capacity in the foreseeable future.The energy density (the energy stored/unit weight) provided by new advancements in technologies (such as NiMH) is approximately 30 Watt-hour/pound, which is quite lesser considering the growing applications of portable systems.Scaling down the energy dissipation of Integrated Circuits (ICs) by improving functionality is, therefore, a significant task in developing portable devices.

    In high-performance digital systems, such as microprocessors-microcontrollers, DSPs, etc., the need for low-power circuit development is also becoming a significant concern.Targeting higher chip density and higher processing speed contributes to developing a high-clock rate in very complex circuits.If the chip’s clock speed rises, then the chip’s energy dissipation, thereby increasing the temperature linearly.As the dissipated heat has to be efficiently removed to maintain the chip’s temperature at an optimum level, the packaging cost, cooling, and heat extraction become important aspects.A few elite microchips structured in the mid-1990s (such as Intel Pentium, Digital Equipment Corporation (DEC) Alpha, PowerPC) which operates in a frequency ranging from 100-300 MHz, and the total average power is ranging from 20-50 W.VLSI’s reliability is one more critical factor to look after for the design engineers, as it emphases to the demand for energy-efficient design.There is a near connection between electronic circuit maximumpower-dissipation and reliability concerns like electro-migrationand and system degradation caused by the carriers.Additionally, the thermal stress caused by chip heat dissipation is also a significant issue to look after in terms of reliability.As a consequence,increasing power consumption is also critical for improving performance.The procedures used in digital systems to achieve low-power consumption vary from device to device, technology to technology or algorithm to algorithm level.The standard system features (say threshold voltage),device dimension and interconnection properties are essential factors in reducing power consumption.Circuit level approaches such as a careful selection of circuit design logic family, decrement in the total number of voltage transitions, and clocking approaches can be used to minimize transistor level energy dissipation.Measures at the architecture level include intelligent power management of different system components, pipeline and concurrent usage, and bus layout design.

    In recent years, different researchers have done several works [2-3,5-21].Reference [22] proposes a high throughput MAC architecture that promises the optimized area in 2007.To maximize speed,it employs 4:2 compressor circuits.Reference [23] in 2012 suggests a novel multiplier architecture.Reference [12] proposes a novel architecture based on a transformed“Wallace tree multiplier”in 2013.The architecture is 64-bit compatible.Reference[24]uses an updated Braun Multiplier to create a MAC unit in 2013.NCSim and RTL Compiler are used in the implementation.In the year2014,reference[9]proposes a“l(fā)ow-power Baugh-Wooley multiplier-based MAC”unit.A pipelined-based architecture has been proposed in this work.Reference [25] explains a split MAC architecture in 2009.To increase the speed of operation, even more, a strategy to compact the“partial product using interleaved adders”and a“modified hybrid partial product reduction tree (PPRT)”scheme is proposed.A double carry-save addition algorithm is proposed in [26], where its prototype is also verified on a six-input Look-up Table (LUT) based Field Programmable Gate Array (FPGA).In 2016, an“embedded logic full adder (PRO-FA)”was presented in [14], which offers better improvements on the basic design constraint.In 2019, a“l(fā)ow-complexity asynchronous pipelined adder”that guarantees significant energy saving & latency is proposed [27].At the same time, a Pro-LA architecture is proposed in [28]that targets error-tolerant applications.Reference [29] proposes an optimizing approach for“gripper mechanism”using appropriate bi-algorithms in a separate approach.An optimization technique for a“dragonfly-inspired compliant joint”is proposed in [30], whereas reference [31] proposes an optimization technique for a“l(fā)inear compliant mechanism of nanoindentation tester”.

    As shown in Fig.1, the multiplier block collects and multiplies two n-bit inputs and results in 2N-bit output, further processed to the register/accumulator unit.The register cum accumulator temporarily stores the data and sends the data to the adder as an input.The adder sums up the register unit output together with the accumulated value resulting from the previous cycle.Thus,the MAC unit’s overall output is taken from the accumulator register output.Hence, the MAC architecture consists of an“N-bit multiplier”,“2N bit register”,“(2N+1) bit adder”, and two“(2N+1)-bit accumulators/registers”(one for storing the output value and the other for reading the previous output).As shown in Fig.1, the conventional MAC architecture is capable of performing MAC operation on the unsigned fixed-point numbers only.At the same time, today’s digital systems demand floating-point signed operation.In the case of floating-point arithmetic, the conventional adder/subtractor or multiplier algorithms cannot be applied directly because of the presence of the decimal point in the inputs.Therefore, to standardize the floating-point inputs, normalization operations are essential.Normalization means standardization where the decimal point location of the mantissa part is fixed & the exponent value is varied in a particular range based on the shifting of the decimal point.This paper proposes a multiplexer-based normalization architecture that can execute MAC operations on signed floating-point inputs.A unique input data format is created that accepts 9-bit binary data and 4-bit exponential input to perform the same.As a result, the new input data format is 13 bits (it also includes the MSB bits reserved as the sign bit for the mantissa and the exponent).Exponent-Comparator-Circuit (ECC) and Exponent-Shifter-Circuit (ESC) are the two main algorithms in the proposed normalization architecture.

    This manuscript is divided into six subsections: Section 2 explains the Exponent-Comparator-Circuit(ECC)&its operation.Section3 describes the Exponent-Shifter-Circuit(ESC)&its operation.Section 4 describes the proposed SFMAC architecture using ECC & ESC architectures.Section 5 explains the comparison of the proposed SFMAC with the existing one.At last, the conclusions and future work are explained in Section 6.

    2 ECC Block

    The product of the input exponents and the previous cycle’s output exponent are used as inputs to the ECC (Exponent-Comparator-Circuit).The most important thing to remember here is that difference between two ECC block’s input is calculated as arithmetic difference, if both of the ECC block’s input terms have the same sign.On the other hand, if both inputs have separate signs, the difference between the two is equal to the arithmetic sum of the two inputs.Fig.2 shows the flowchart of the ECC block.

    Figure 2: ECC flowchart

    Multiplexers are used in the architecture to compare the inputs.The ECC operation generates a 5-bit output used to execute binary shifts (as shown in Fig.3).The MUX-based architecture of the ECC block is shown in Fig.3.The Multiplexer based design of the ECC block is as follows:

    Figure 3: MUX based ECC architecture

    i) The ECC’s inputs are expressed in 2’s complement form depending on the input sign bits.

    ii) The operation of the ECC is further segregated based on the sign bits of the inputs as follows:

    a.If both the sign bits are different, then add the inputs of the ECC to produce a 4-bit output(i.e., discard the carry bit) but introduce the 5th bit as‘1’if the product of the exponents of the inputs is negative, but the previous exponent is positive.Make the 5th bit as‘0’in the other circumstances.

    b.If both the sign bits of the inputs to the ECC are the same, then find out the input which is higher among the two and find the difference between the inputs as per the following procedure:

    ?To find the higher number, compare both the numbers bit by bit, i.e., start comparing MSB to LSB, as shown in Fig.4.

    Figure 4: MUX based ECC with same sign bit

    ?For finding the difference, use the 2’s complement approach.The difference produces a 4-bit output (i.e., discard the borrow bit) but introduces the 5th bit as‘0’if the product of the exponents of the inputs is higher than the previous cycle exponent.Make the 5th bit as‘1’in the other circumstances.

    ?In this architecture, multiplexers are used to compare the inputs.

    iii) This method yields a 5-bit output that is utilized to do binary shifts in the ESC block.

    3 ESC Block

    The ESC (Exponent-Shifter-Circuit) block is in charge of shifting the smaller number by an amount of the difference between the exponents of the product of the 8-bit inputs and the previous cycle MAC output (preceding output).The ECC block’s 5-bit output, a 16-bit product of the inputs,and the previous cycle’s 16-bit output (preceding output) are the ESC block’s inputs.The multiplexer-based design of the ESC block is shown in Fig.5.The following is the step-by-step procedure:

    Figure 5: MUX based ESC architecture

    1.Based on the ECC result, the smallest number is identified (5-bits).If the MSB of the ECC block output is 1, the product of the inputs is moved to the right by the corresponding decimal value of the ECC block output’s remaining 4-bit binary.If the MSB of the ECC block output is 0, the preceding output is moved to the right by the corresponding decimal value of the ECC block output’s remaining 4-bit binary.

    2.The MSB of the ECC block output also identifies the input to the ESC block, which does not need shifting.If the MSB of the ECC block output is 1, the previous output is retained (not shifted).If,on the other hand, the MSB of the ECC block output is 0, the product of the inputs is passed in its entirety (not shifted).

    4 SFMAC Architecture

    To represent positive and negative numbers, the architecture employs sign-magnitude and 2’s complement representations.Signed magnitude form is used to describe SFMAC input-output, but these inputs are converted to 2’s complement form for the internal calculations.The proposed MAC architecture’s final output (MAC output) has 17 bits, including one sign bit.

    The SFMAC’s inputs are two 8-bit binary numbers formatted as shown in Fig.6.Each SFMAC input is 13 bits long, with two bits set aside for the number’s and exponent’s sign bits.Depending on whether the number is positive or negative, the sign bit might be 0 or 1.The remaining eleven bits are utilized to indicate an 8-bit binary representation and a 3-bit binary exponent.One important thing to remember is that the 3rd bit of the exponent in binary representation is set to 0 by default since 2-bit binary takes 3 bits to be represented in 2’s complement form.

    Figure 6: Input format representation of SFMAC

    As a result, the exponent term in this architecture will vary from‘-4’to‘+3’.The input numbers will range from -(0.11111111)2×2+3to +(0.11111111)2×2+3& hence the new SFMAC architecture’s inputs range from -(7.96872)10to +(7.96872)10.Furthermore, the SFMAC architecture’s inputs can only be entered in fractions.For instance, the numbers (001)2& (010)2should be entered as(0.00100000)2×2+3& (0.0100000)2×2+3respectively as the inputs to the SFMAC.Similarly, (101)2& (10)2should be represented as (0.10100000)2×2+3& (0.10000000)2×2+2respectively to process it through the SFMAC.The 8-bit multiplier, 16-bit register, 16-bit adder, 2:1/4:1 multiplexer of various sizes, and Exponential Adder are the main building blocks of the SFMAC architecture (other than the Exponent Comparator Circuit (ECC) and Exponent Shifter Circuit (ESC) explained earlier).SFMAC’s overall architecture is depicted in Fig.7.

    Figure 7: SFMAC architecture using ECC & ESC blocks

    CMOS technologies are used to develop and execute the overall SFMAC architecture.A thorough study is carried out using the Cadence Virtuoso.To limit the power consumption, the architecture employs a “clock gating scheme” and a pipeline mechanism.The clock pulse pipeline system is ensured by triggering successive blocks after a predetermined period.

    The SFMAC architecture is implemented in 90 and 130 nm CMOS technology (GPDK and TSMC, respectively).Tab.1 compares the influence of the SFMAC architecture in various CMOS technologies for a particular input vector.Cadence Spectre Tool is used to measure the power usage of the implemented designs.The average power (PAverage) is calculated over a simulation time (Tsim) of 40 ns and at a clock frequency (fclk) of 83.33 MHz, while the static power is evaluated for a 2 V supply voltage (VDD).Since the transistor sizing is greater in 130 nm technology, the average power (PAverage)consumption in 130 nm (TSMC) is higher than 90 nm (GPDK) as it affects the load capacitanceCload.In the same way, device geometry affects static power consumption.As a result, a circuit with a larger device dimension can consume more static power.If αTis the activity factor, then CMOS dynamic power is calculated as Eq.(1):

    Tab.2 shows a comparison of the proposed SFMAC architecture and existing MAC architectures in terms of power consumption.Since most of the available architectures in the literature use an HDL-based approach, comparing the proposed SFMAC architecture to those already present in the literature is difficult.On the other hand, the proposed architecture is implemented in a Cadence

    Virtuoso 90 or 130 nm technologies.Furthermore, almost all of the architectures described in the literature do not support signed operations & floating-point designs.

    Table 1: Performance of SFMAC at 90 and 130 nm CMOS technologies (GPDK and TSMC respectively)

    Although there are architectures that use clock signals just for data accumulation (in the register or accumulator),most of the architectures in the literature do not use any clocking signals.Asynchronous circuits do not have real-time applicability.As a result, the architecture’s functional applicability must be further investigated.The architecture shown in [32] is designed for floating-point operation (signed), whereas most of the reported architectures, as discussed in Tab.2, are dedicated to implementing fixedpoint Multiply-Accumulate (unsigned) operation.

    Although there are architectures that use clock signals just for data accumulation (in the register or accumulator), the majority of the architectures in the literature do not use any clocking signals.Asynchronous circuits don’t have real-time applicability.As a result, the architecture’s functional applicability must be further investigated.The architecture shown in [32] is designed for floating-point operation (signed), whereas most of the reported architectures, as discussed in Tab.2 are dedicated for implementing fixed-point Multiply-Accumulate (unsigned) operation.

    Tab.2 reveals that the architectures in [12,33,34] consume considerably higher static and average power (in mW) than the proposed SFMAC architecture.The architectures in [35,36] are examined for 16-bit operations at 1 V and 8-bit operations at 1.8 V in 90 and 180 nm technologies.Even though the existing work described in [35,36] requires less power than the proposed SFMAC (the existing circuit’s performance analysis is done with a supply voltage less than 2 V, while the SFMAC uses a supply voltage of 2 V), these two existing implementations can only execute MAC operations on unsigned fixed-point numbers.As a result, the MAC architectures in [35,36] have a restricted scope.Although the architecture defined in [37] is implemented in 180 nm technology with a 1.8 V supply voltage for 16-MAC operation, it consumes substantially more power than the SFMAC architecture.The implementation of the architecture listed in [38] is for 1-bit unsigned fixed-point MAC operation in 32 nm CMOS & CNTFET technology, so a comparison with an 8-bit SFMAC is meaningless.Despite the fact that the architecture described in [32] is the only existing MAC architecture capable of performing on signed floating-point operations, a comparative study with the proposed SFMAC reveals that SFMAC’s efficiency in terms of power consumption is much better.

    Table 2: Proposed SFMAC vs. already reported architectures

    Table 2: Continued

    5 Conclusion

    A novel approach for performing normalization is explained in this paper.The proposed normalization operation is categorized into Exponential Comparator Circuit (ECC) & Exponential Shifter Circuit (ESC).The ECC block performs a comparison between the exponents; at the same time, ESC is responsible for shifting the smaller number by the amount of difference between the exponents of the inputs.Further, a signed floating-point MAC architecture is also proposed using the novel normalization architecture.For design & implementation, the Cadence Spectre tool is used at CMOS 90 nm and TSMC 130 nm technologies.The results have proved that the proposed SFMAC architecture has used the least power than its recent counterpart & therefore, has applicability in lowpower DSP architectures.

    Funding Statement:This work was supported by Research Support Fund (RSF) of Symbiosis International (Deemed University), Pune, India

    Conflicts of Interest:The authors declare that they have no conflicts of interest to report regarding the present study.

    亚洲成人精品中文字幕电影 | 成人影院久久| 9191精品国产免费久久| 好男人电影高清在线观看| 在线免费观看的www视频| 满18在线观看网站| 欧美成人免费av一区二区三区| 亚洲中文日韩欧美视频| 一进一出抽搐gif免费好疼 | 又黄又爽又免费观看的视频| avwww免费| 91成年电影在线观看| 欧美成狂野欧美在线观看| 伦理电影免费视频| 妹子高潮喷水视频| 国产精品二区激情视频| 午夜精品久久久久久毛片777| av天堂久久9| 欧美 亚洲 国产 日韩一| 久久久久亚洲av毛片大全| 成年人免费黄色播放视频| 中文欧美无线码| 中文字幕最新亚洲高清| 动漫黄色视频在线观看| 美女高潮喷水抽搐中文字幕| 久久久国产成人免费| 亚洲情色 制服丝袜| 侵犯人妻中文字幕一二三四区| 男女下面进入的视频免费午夜 | 日本欧美视频一区| 欧美在线一区亚洲| 99久久精品国产亚洲精品| 啦啦啦在线免费观看视频4| 在线观看www视频免费| 欧美午夜高清在线| 男人操女人黄网站| 国产成人精品久久二区二区免费| 欧美日本亚洲视频在线播放| 69av精品久久久久久| www国产在线视频色| 亚洲欧美一区二区三区久久| 亚洲国产精品999在线| 欧美日韩亚洲综合一区二区三区_| 精品国产一区二区久久| 又黄又粗又硬又大视频| 精品一区二区三卡| 交换朋友夫妻互换小说| 91大片在线观看| 国产视频一区二区在线看| 午夜福利一区二区在线看| 母亲3免费完整高清在线观看| 色综合欧美亚洲国产小说| 国产精品久久久久成人av| 在线天堂中文资源库| 免费看十八禁软件| 一级毛片女人18水好多| 神马国产精品三级电影在线观看 | 手机成人av网站| 亚洲国产看品久久| 高清毛片免费观看视频网站 | 国产一区在线观看成人免费| 一边摸一边抽搐一进一小说| 精品国产乱子伦一区二区三区| 不卡一级毛片| 免费高清在线观看日韩| 婷婷丁香在线五月| 老熟妇乱子伦视频在线观看| 99精品欧美一区二区三区四区| 国产精华一区二区三区| 久久国产亚洲av麻豆专区| 91字幕亚洲| 亚洲中文av在线| 视频区图区小说| 一级毛片高清免费大全| 一级a爱片免费观看的视频| 狠狠狠狠99中文字幕| 欧美一级毛片孕妇| 国产精品亚洲一级av第二区| 亚洲精品粉嫩美女一区| 欧美丝袜亚洲另类 | 在线观看免费视频网站a站| 久久亚洲真实| 久久午夜综合久久蜜桃| 国产高清视频在线播放一区| 国产一区二区三区在线臀色熟女 | 国产精品国产av在线观看| 又大又爽又粗| 高潮久久久久久久久久久不卡| 欧美亚洲日本最大视频资源| 黄色视频不卡| 性欧美人与动物交配| 在线观看舔阴道视频| 国产99白浆流出| 欧美一区二区精品小视频在线| 三上悠亚av全集在线观看| 免费看a级黄色片| 国产黄a三级三级三级人| 大型av网站在线播放| 国产成人影院久久av| 精品一区二区三区四区五区乱码| 成人18禁在线播放| 国产精品电影一区二区三区| 欧美激情久久久久久爽电影 | 又紧又爽又黄一区二区| 神马国产精品三级电影在线观看 | 免费观看人在逋| av片东京热男人的天堂| 亚洲va日本ⅴa欧美va伊人久久| 午夜福利欧美成人| 香蕉国产在线看| 中文字幕av电影在线播放| 97碰自拍视频| 啪啪无遮挡十八禁网站| 脱女人内裤的视频| 美女大奶头视频| av网站免费在线观看视频| 亚洲欧洲精品一区二区精品久久久| 黄网站色视频无遮挡免费观看| 91精品三级在线观看| 一进一出抽搐动态| 又黄又爽又免费观看的视频| 国产蜜桃级精品一区二区三区| 中文欧美无线码| 一区二区三区国产精品乱码| 99re在线观看精品视频| 亚洲五月婷婷丁香| netflix在线观看网站| 亚洲欧美日韩无卡精品| 亚洲五月婷婷丁香| 亚洲一区二区三区不卡视频| 欧美午夜高清在线| 性少妇av在线| 精品少妇一区二区三区视频日本电影| 亚洲熟妇熟女久久| 精品午夜福利视频在线观看一区| 国产视频一区二区在线看| 天堂√8在线中文| 色婷婷av一区二区三区视频| 一边摸一边抽搐一进一出视频| 亚洲视频免费观看视频| 免费在线观看亚洲国产| 国产精品亚洲一级av第二区| 国产精品日韩av在线免费观看 | 热99国产精品久久久久久7| 日韩欧美一区视频在线观看| 一级作爱视频免费观看| 久久久久国产精品人妻aⅴ院| 国产一卡二卡三卡精品| 97超级碰碰碰精品色视频在线观看| 在线十欧美十亚洲十日本专区| 他把我摸到了高潮在线观看| 色婷婷av一区二区三区视频| 国产乱人伦免费视频| 88av欧美| 国产区一区二久久| 黄网站色视频无遮挡免费观看| 国产精品日韩av在线免费观看 | 欧美日韩av久久| 欧美黄色片欧美黄色片| 少妇的丰满在线观看| 国产精品一区二区精品视频观看| 琪琪午夜伦伦电影理论片6080| 久久久国产成人精品二区 | 女警被强在线播放| 欧美乱色亚洲激情| 亚洲久久久国产精品| 色婷婷av一区二区三区视频| 国产99白浆流出| 国产av精品麻豆| 法律面前人人平等表现在哪些方面| 热re99久久精品国产66热6| 国产精品爽爽va在线观看网站 | 久久天躁狠狠躁夜夜2o2o| 日韩大尺度精品在线看网址 | 国产伦人伦偷精品视频| 怎么达到女性高潮| 久久狼人影院| 91国产中文字幕| 久久久久久久久中文| 欧美精品亚洲一区二区| 国产三级黄色录像| 亚洲精品国产色婷婷电影| 欧美亚洲日本最大视频资源| 免费搜索国产男女视频| 在线观看舔阴道视频| 午夜福利一区二区在线看| 99精品久久久久人妻精品| 久久精品亚洲熟妇少妇任你| 中文字幕人妻丝袜一区二区| 成人三级做爰电影| 日韩精品青青久久久久久| 欧美在线一区亚洲| 脱女人内裤的视频| 国产精品久久久人人做人人爽| 在线观看日韩欧美| 一级黄色大片毛片| 黄频高清免费视频| 人人澡人人妻人| 久久人人精品亚洲av| 又大又爽又粗| 韩国av一区二区三区四区| 在线永久观看黄色视频| 国产单亲对白刺激| 亚洲 国产 在线| 日韩av在线大香蕉| 韩国av一区二区三区四区| 国产一卡二卡三卡精品| 老司机福利观看| 女人被躁到高潮嗷嗷叫费观| 久久久久国内视频| 欧美精品啪啪一区二区三区| 国产成人精品在线电影| 欧美久久黑人一区二区| 美女大奶头视频| 国产精品av久久久久免费| 国产亚洲欧美98| 9热在线视频观看99| 天天影视国产精品| 在线观看午夜福利视频| 757午夜福利合集在线观看| 亚洲精品美女久久久久99蜜臀| 久久草成人影院| 999久久久精品免费观看国产| 香蕉丝袜av| 人人澡人人妻人| 搡老岳熟女国产| 中文字幕人妻熟女乱码| 国产精品亚洲一级av第二区| cao死你这个sao货| 男男h啪啪无遮挡| 日韩欧美一区二区三区在线观看| 久久精品国产99精品国产亚洲性色 | 一级毛片高清免费大全| 国产精品二区激情视频| 亚洲欧洲精品一区二区精品久久久| 新久久久久国产一级毛片| 超色免费av| 香蕉久久夜色| 午夜福利免费观看在线| 我的亚洲天堂| 国产三级在线视频| 日本a在线网址| 国产麻豆69| 精品国内亚洲2022精品成人| 每晚都被弄得嗷嗷叫到高潮| 88av欧美| 99精品久久久久人妻精品| 午夜日韩欧美国产| 亚洲国产精品sss在线观看 | 久久性视频一级片| 国产在线精品亚洲第一网站| 天堂俺去俺来也www色官网| 国产精品一区二区三区四区久久 | 日韩国内少妇激情av| 国产野战对白在线观看| 性色av乱码一区二区三区2| 亚洲avbb在线观看| 国产视频一区二区在线看| 中文字幕人妻丝袜一区二区| 国产精品秋霞免费鲁丝片| 国产精品久久久久成人av| 在线观看免费视频网站a站| 如日韩欧美国产精品一区二区三区| 老司机亚洲免费影院| 视频区欧美日本亚洲| 制服人妻中文乱码| 国产精品香港三级国产av潘金莲| 亚洲免费av在线视频| 麻豆久久精品国产亚洲av | 成人av一区二区三区在线看| 一边摸一边抽搐一进一小说| 老司机在亚洲福利影院| а√天堂www在线а√下载| 美女福利国产在线| 99在线人妻在线中文字幕| 国内久久婷婷六月综合欲色啪| 涩涩av久久男人的天堂| 精品国产一区二区久久| 亚洲专区中文字幕在线| 久9热在线精品视频| 久热爱精品视频在线9| 久久人妻福利社区极品人妻图片| 午夜日韩欧美国产| 国产免费现黄频在线看| 真人做人爱边吃奶动态| 黄色视频不卡| 99精品在免费线老司机午夜| 免费高清视频大片| 午夜免费鲁丝| 人人妻人人爽人人添夜夜欢视频| 天堂影院成人在线观看| 日韩欧美一区视频在线观看| 国产激情久久老熟女| 国产三级在线视频| av片东京热男人的天堂| 婷婷精品国产亚洲av在线| 69精品国产乱码久久久| 久久婷婷成人综合色麻豆| 亚洲精华国产精华精| 色婷婷久久久亚洲欧美| 狠狠狠狠99中文字幕| 黑人操中国人逼视频| 天堂动漫精品| 高潮久久久久久久久久久不卡| 一进一出好大好爽视频| www.精华液| 久久国产乱子伦精品免费另类| bbb黄色大片| 热re99久久精品国产66热6| 久久天躁狠狠躁夜夜2o2o| 欧美日韩瑟瑟在线播放| 日日干狠狠操夜夜爽| 亚洲午夜理论影院| 久久久精品欧美日韩精品| 高潮久久久久久久久久久不卡| 91麻豆精品激情在线观看国产 | 日韩三级视频一区二区三区| 亚洲精品久久午夜乱码| 国产欧美日韩精品亚洲av| 精品第一国产精品| 88av欧美| 一级毛片女人18水好多| 亚洲精品粉嫩美女一区| 免费一级毛片在线播放高清视频 | 操出白浆在线播放| 日本免费一区二区三区高清不卡 | 亚洲 欧美一区二区三区| 亚洲精品一二三| 欧洲精品卡2卡3卡4卡5卡区| 久久精品aⅴ一区二区三区四区| 国产单亲对白刺激| 美女午夜性视频免费| 国产成人欧美在线观看| 国产又爽黄色视频| 高清av免费在线| 搡老岳熟女国产| 久久久国产成人精品二区 | 伦理电影免费视频| 亚洲成人国产一区在线观看| 久久国产精品人妻蜜桃| 人人妻人人爽人人添夜夜欢视频| 中亚洲国语对白在线视频| 日韩精品中文字幕看吧| av网站免费在线观看视频| 在线十欧美十亚洲十日本专区| 免费观看人在逋| 久久精品亚洲精品国产色婷小说| 久久人妻熟女aⅴ| 搡老熟女国产l中国老女人| 亚洲av电影在线进入| 中文字幕av电影在线播放| 久久久水蜜桃国产精品网| 日韩大尺度精品在线看网址 | 成人黄色视频免费在线看| 精品国产亚洲在线| 成人黄色视频免费在线看| 国产一区二区三区视频了| 欧美乱妇无乱码| 黄网站色视频无遮挡免费观看| www.www免费av| 在线观看免费视频日本深夜| a在线观看视频网站| 亚洲人成网站在线播放欧美日韩| 在线观看免费日韩欧美大片| 老司机靠b影院| 久久久久九九精品影院| 色哟哟哟哟哟哟| 青草久久国产| 午夜视频精品福利| 午夜老司机福利片| 人人妻,人人澡人人爽秒播| 精品国产一区二区久久| 亚洲美女黄片视频| 成人三级做爰电影| 日韩欧美一区二区三区在线观看| 久久热在线av| 亚洲精品粉嫩美女一区| 99久久99久久久精品蜜桃| 久久久精品欧美日韩精品| 欧美乱码精品一区二区三区| 狠狠狠狠99中文字幕| 岛国在线观看网站| 亚洲七黄色美女视频| 欧美日韩瑟瑟在线播放| 午夜福利在线观看吧| 亚洲人成网站在线播放欧美日韩| tocl精华| 伊人久久大香线蕉亚洲五| 精品无人区乱码1区二区| 久久欧美精品欧美久久欧美| 国产成人av教育| 国产深夜福利视频在线观看| 女人被狂操c到高潮| 亚洲国产毛片av蜜桃av| 日韩欧美在线二视频| 两个人免费观看高清视频| 国产片内射在线| 男女做爰动态图高潮gif福利片 | 亚洲午夜理论影院| 久久精品国产亚洲av高清一级| 国产精品国产高清国产av| 久久亚洲真实| 久久久久久免费高清国产稀缺| 如日韩欧美国产精品一区二区三区| 免费在线观看影片大全网站| 很黄的视频免费| 男女午夜视频在线观看| 高清av免费在线| av视频免费观看在线观看| 制服人妻中文乱码| 国产午夜精品久久久久久| 热re99久久国产66热| 亚洲性夜色夜夜综合| 亚洲专区字幕在线| 免费搜索国产男女视频| 在线观看www视频免费| 午夜精品久久久久久毛片777| 伊人久久大香线蕉亚洲五| e午夜精品久久久久久久| 无遮挡黄片免费观看| 99久久综合精品五月天人人| 一进一出好大好爽视频| 日日夜夜操网爽| 亚洲人成77777在线视频| 香蕉久久夜色| 亚洲国产欧美一区二区综合| 妹子高潮喷水视频| 精品无人区乱码1区二区| 欧美av亚洲av综合av国产av| 男女高潮啪啪啪动态图| 国产欧美日韩精品亚洲av| 一级毛片高清免费大全| 日本a在线网址| 国产免费男女视频| 99精国产麻豆久久婷婷| 久久国产精品人妻蜜桃| 国产亚洲精品第一综合不卡| 午夜免费激情av| 老司机深夜福利视频在线观看| 国产有黄有色有爽视频| 久久国产亚洲av麻豆专区| 久久天堂一区二区三区四区| 老司机亚洲免费影院| a级片在线免费高清观看视频| 亚洲第一欧美日韩一区二区三区| 少妇粗大呻吟视频| 亚洲人成电影观看| 又黄又爽又免费观看的视频| 午夜福利免费观看在线| 久久人妻av系列| 亚洲精品久久成人aⅴ小说| 最新在线观看一区二区三区| 大型黄色视频在线免费观看| 黄片大片在线免费观看| 黄色成人免费大全| 99香蕉大伊视频| 国产野战对白在线观看| 亚洲国产中文字幕在线视频| 99精品欧美一区二区三区四区| 美女福利国产在线| 亚洲aⅴ乱码一区二区在线播放 | 亚洲欧美激情综合另类| 国产高清激情床上av| 我的亚洲天堂| 丝袜美腿诱惑在线| 亚洲五月色婷婷综合| 久久久国产成人免费| 涩涩av久久男人的天堂| 国产av一区在线观看免费| 亚洲熟妇熟女久久| 超碰成人久久| 国产精品偷伦视频观看了| 好男人电影高清在线观看| 精品久久蜜臀av无| 亚洲男人天堂网一区| 丝袜美足系列| 啪啪无遮挡十八禁网站| 午夜视频精品福利| 精品欧美一区二区三区在线| 岛国视频午夜一区免费看| 国产亚洲精品综合一区在线观看 | 成人av一区二区三区在线看| 国产精品亚洲av一区麻豆| 黄色女人牲交| 男男h啪啪无遮挡| 国产成人精品久久二区二区91| 亚洲成人免费电影在线观看| 日韩一卡2卡3卡4卡2021年| av欧美777| 黄色a级毛片大全视频| 国产精品自产拍在线观看55亚洲| 欧美精品亚洲一区二区| 国产精品美女特级片免费视频播放器 | 久热这里只有精品99| 精品国内亚洲2022精品成人| 日日干狠狠操夜夜爽| 在线观看www视频免费| 99久久精品国产亚洲精品| 国产av一区二区精品久久| 丁香六月欧美| 亚洲av熟女| 精品国产超薄肉色丝袜足j| 免费不卡黄色视频| 丰满的人妻完整版| 色播在线永久视频| 久久天躁狠狠躁夜夜2o2o| 天天躁夜夜躁狠狠躁躁| 校园春色视频在线观看| 久久久水蜜桃国产精品网| 99国产精品一区二区三区| 久久性视频一级片| 亚洲欧美日韩无卡精品| 亚洲在线自拍视频| 黄频高清免费视频| 不卡一级毛片| 91麻豆av在线| 亚洲熟妇熟女久久| 欧美不卡视频在线免费观看 | 欧美在线黄色| 亚洲 欧美一区二区三区| 满18在线观看网站| 12—13女人毛片做爰片一| 婷婷丁香在线五月| 啦啦啦 在线观看视频| 欧美日韩瑟瑟在线播放| 一级作爱视频免费观看| 在线观看一区二区三区| 91精品国产国语对白视频| av网站免费在线观看视频| ponron亚洲| 亚洲国产中文字幕在线视频| 成人免费观看视频高清| 一二三四在线观看免费中文在| 国产国语露脸激情在线看| av在线播放免费不卡| 日日爽夜夜爽网站| av超薄肉色丝袜交足视频| 伊人久久大香线蕉亚洲五| 老鸭窝网址在线观看| 丝袜在线中文字幕| 美女扒开内裤让男人捅视频| 女性生殖器流出的白浆| 在线观看66精品国产| 性少妇av在线| 99热只有精品国产| 亚洲va日本ⅴa欧美va伊人久久| 亚洲色图 男人天堂 中文字幕| 久久国产乱子伦精品免费另类| 人妻久久中文字幕网| 他把我摸到了高潮在线观看| 国内久久婷婷六月综合欲色啪| 80岁老熟妇乱子伦牲交| 日本三级黄在线观看| 久热这里只有精品99| 久久午夜综合久久蜜桃| 一二三四社区在线视频社区8| 91精品国产国语对白视频| 久久久精品欧美日韩精品| 欧美 亚洲 国产 日韩一| 亚洲性夜色夜夜综合| 国产成+人综合+亚洲专区| 久久精品91无色码中文字幕| 日本五十路高清| 搡老乐熟女国产| 欧美日韩乱码在线| 免费在线观看影片大全网站| 亚洲国产中文字幕在线视频| 亚洲av电影在线进入| 国产亚洲精品久久久久久毛片| 国产亚洲欧美98| 国产精品二区激情视频| a级毛片黄视频| 黄色片一级片一级黄色片| 国产蜜桃级精品一区二区三区| 一级毛片精品| a级毛片在线看网站| 婷婷精品国产亚洲av在线| 久久人人爽av亚洲精品天堂| 亚洲av熟女| 日韩欧美国产一区二区入口| xxx96com| 大型av网站在线播放| 黑人巨大精品欧美一区二区蜜桃| 成人影院久久| 亚洲欧美一区二区三区黑人| 午夜精品国产一区二区电影| 成人18禁在线播放| 欧美激情高清一区二区三区| 麻豆久久精品国产亚洲av | 国产一区二区三区综合在线观看| 精品福利观看| 国产亚洲欧美98| 99在线人妻在线中文字幕| 久热爱精品视频在线9| 久久久国产成人精品二区 | a级毛片黄视频| 精品一区二区三区四区五区乱码| 亚洲av美国av| 老司机在亚洲福利影院| 国产亚洲欧美98| 啦啦啦 在线观看视频| 女同久久另类99精品国产91| 亚洲第一欧美日韩一区二区三区| 国产精品日韩av在线免费观看 | 天堂动漫精品| av免费在线观看网站| 成人国语在线视频| 黄色视频不卡| 久久香蕉精品热| 一级片'在线观看视频| 国产精品自产拍在线观看55亚洲| 久久婷婷成人综合色麻豆| 国产片内射在线| 狠狠狠狠99中文字幕| 人人妻,人人澡人人爽秒播|