• <tr id="yyy80"></tr>
  • <sup id="yyy80"></sup>
  • <tfoot id="yyy80"><noscript id="yyy80"></noscript></tfoot>
  • 99热精品在线国产_美女午夜性视频免费_国产精品国产高清国产av_av欧美777_自拍偷自拍亚洲精品老妇_亚洲熟女精品中文字幕_www日本黄色视频网_国产精品野战在线观看 ?

    Validation Study of LPDDR2 SDRAM Based on TD-LTE Baseband chip

    2014-11-12 09:14:29WangChengZhi等
    無線互聯(lián)科技 2014年10期

    WangChengZhi等

    Abstract:In recent years, as China has finished the updating of the fourth generation of network, for guaranteeing the information security of the state, communication chip with complete independent intellectual property right must be possessed to support the advancement of such project. TD-LTE Baseband Chip is a super-large-scale integrated circuit designed basing on SOC, which needs to carry out coding, etc to the transmitted baseband signal, or carry out decoding, etc to the received baseband signal. LPDDR2 SDRAM is used in the chip design process due to its low power dissipation, high capacity and high reliability. As PHY in the controller architecture of LPDDR2 SDRAM adopts hard core design, it cannot be achieved in Virtex-7 2000T prototype verification platform. This design mainly builds on such prototype verification platform to propose the verification scheme of LPDDR2 SDRAM controller in TD_LTE baseband chip, so as to guarantee that prototype verification in FPGA can be carried out by TD_LTE baseband system, and meanwhile high capacity storage space can be provided to the system.

    Key words:LPDDR2 SDRAM;Chip Verification;TD-LTE Baseband Chip;Prototype Verification

    1 Introduction

    With the completion of fourth-generation network update in China, there must be the communication chip with completely independent intellectual property right to promote the project, so that the national information security will be safe. Based on the SOC design, TD-LTE baseband chip performs a coding process on baseband signal to be transmitted or performs a decoding process on baseband signal received. Specially, compile the audio signal to baseband code to be transmitted when sending while interpret the baseband code received into audio signal when receiving. Meanwhile, it also performs a coding process on address information like telephone numbers and websites and texts of SMS and websites. Thus, TD-LTE baseband chip is the essential component in the establishment of fourth-generation network.

    This paper introduces SOC architecture design of TD-LTE baseband chip and validates the whole scheme based on FPGA prototype. Besides, it focuses on LPDDR2 SDRAM authentication scheme based on verification process of FPGA prototype depending on reliability and stability and analyze the implantation and result of the scheme during the process. It turns out that the design could meet the performance index of system.

    2 System Architecture of TD-LTE Baseband Chip

    2.1 Overall Architecture of Chip

    Based on the VLSI of SOC design, TD-LTE baseband chip performs a coding process on baseband signal to be transmitted or performs a decoding process on baseband signal received. Mainly includes the following parts:

    The OpenRisc1200 processor: the RISC (Reduced Instruction Set Computer) processor with open source code based on GPL protocol uses the architecture of free open 32/64bit RISC/DSP. The processor completes the transport-level description of RISC/DSP architecture register through description of Verilog HDL language by hardware. With mature technology and good performance, it is generalized that the performance of it is between ARM7 to ARM8 which is applicable to embedded devices. Attaching with the powerful chain-tool such as tool for software development, CPU simulation model, operating system and function library of software application, it also has the perfect standardized protocol interface to speed up the integrated efficiency.

    Direct Memory Access: Realize the communication between hardware devices in various speeds with no relying on large amount pf interrupting loading of CPU. It can copy the data from a section of address space to another section of address space. In the baseband chip, DMA moves mobile external memory data to faster memory region of the chip. In the system, it can speed up mobile efficiency of data.

    Shared memory: Large capacity storage unit can be visited by several processors when there are several processors in the system.

    The system of chip also includes DSP data processing module, radio frequency transmission and receiving module, uplink and downlink processing module, Clock generating control module and universal interface module. Show as follow.

    2.2 Architecture in the system of LPDDR2

    In the chip system, LPDDR SDRAM module connect to the system with 64 bit AXI bus among which the ddr2_ctr_subsystem of LPDDR2 system contains AXI conversion module, AXI protocol to AHB protocol module and AHB module while the cadenc_mc_asic contains control module of LPDDR SDRAM and physical layer switching module. And mobile_ddr2 is the storage particle simulation model of LPDDR2 SDRAM. It can simulate the real running of LPDDR2 SDRAM control system.

    3 Architecture of LPDDR2 and Verified Design

    D-LTE baseband chip system need FPGA prototype verification on the verification platform, but PHY of LPDDR2 SDRAM control system is hard-core which cannot be verified on the FPGA platform and there are available so-dimm slot based on DDR2on the development board. So replace DDR2 control system with LPDDR2 system to provide large capacity storage space for the system.

    3.1 Design of DDR2 SDRAM Controller

    There is the need to design DDR2 SDRAM controller with the same data bit, address bit and BANK quantity of LPDDR2 SDRAM to provide storage space of the system to make sure that AXI interface of DDR2 SDRAM controller and AXI interface of LPDDR2 SDRAM controller matches. Structure of control system, see in picture 3.

    The Infrastructure module uses to generate and distribute clock of all the modules in control system. Besides, all the reset signals are controlled by DCM.

    There is the phase locked loop internal. With the reference signal of external input, control the frequency and phase of oscillator signal in internal loop. The PLL could provide accurate comprehensive clock, reduce shake and realize the function of filter. The module also includes Delay calibration module which calibrates the delay of DQS to DQ, guarantee the center position of DQS in DQ valid window to lock and store DQ.

    In Iodelay_ctrl module, the IDELAYCTRL elements of Virtex-7 FPGA have been instantiated. IDELAYCTRL element calibrates the delay in its range continuously to reduce the impact of design leading from deviation of temperature and voltage. There is the need of 200MHz clock input in its regular work.

    clk_ibuf module initializs the input of clock buffer to keep the good characteristics of the clock. memc_ui_top_axi module is the main part of the verification. It contains two parts which are controlle (with AXI4 interface) module and PHY module. Explain them respectively as follows:

    Controlle (with AXI4 interface) module is the main controller of Virtex-7 DDR2 SDRAM controller reference design. It generates all the control signals for DDR2 storage interface and user interface. All the command and control signals are generated based on input burst length and CAS delay.

    PHY module is the physical layer module for the verification. Physicallayer contains IOBs and some elements used for reading and writing the double data rate signal in the memory such as IDDR2 and ODDR2. The module also includes IODELAY element of Virtex-7FPGA. Combine the module with DDR2 IP core control of ES05.

    3.2 Establishment and Simulation of DDR2 SDRAM Simulation Model System

    3.2.1 Establishment of Simulation Model System

    After the completion of above DDR2 controller, there is the need to verify whether DDR2 SDRAM controller can be used accurately with simulation of the model. The testing system mainly contains three parts which are testing excitation, DDR2 SDRAM controller and DDR2 SDRAM simulation model.

    3.2.1.1 Testing Excitation

    Testing excitation module mainly includes Traffic Generator module and AXI Wapper module. Traffic Generator module is the system testing program. The module stores information into corresponding FIFO which are users data, demand and address information generating from lfsr. When writing operation, the data of FIFOs is read out and sent to physical layer to store in memory. When reading operation, data in memory is read out and wrote in FIFOs. AXI Wapper module is a module for reading and writing transmission conversion of data by AXI4 protocol. With the module, signal, address, controlling information and data does AXI4 protocol transmission.

    3.2.1.2 DDR2 Simulation Model

    The DDR2 SDRAM simulation model is mainly used in the replacement of the real DDR2 SDRAM. During the simulation, the written data can be read out to compare to verify whether the design of DDR2 SDRAM controller is accurate.

    3.2.2 Simulation and Result Analysis

    Use VCS-verilog compiled simulator of SYNOPSYS Company to simulate with the advantage of fast speed of simulation and multiple call methods.

    Start the signal of clock and remain stable of the signal, then drive CKE up. After a moment, issue demand of precharge to clusters and cancel the demand after another moment. Initialize the system, drive up CKE. With the execution of the precharge demand, execute external model register load instruction after 1950ns and configure EMR with initialization of EMR1 and EMR2. Execute the model register load instruction and configure memory parameter such as BL, ODT configuration and CAS delay. Execute PCH instruction and reprecharge all the bank.. Execute the ARF instruction for twice. Execute LMR instruction and set operation parameter. Execute ELMR instruction and set impedance of OCD as windows default by EMR.

    init_calib_complete=1 refers to the completion of DDR2 initialization as picture 5 shows and the normal read and write operations can be done. Picture 6 and picture 7 refers to the read and write operation with 16h1118 as the initial address and 8 as BL. The reading data and writing data of the same address are similar which means DDR2 SDRAM control system can do regular work.

    4 Integration and Implementation of System

    After simulating with VCS software, the following summarizes the integration of system with synplify_premie software and implementation of system with vivado software to guarantee the regular work on the verification platform.

    4.1 Process Description

    4.1.1 Integration

    Integration refers to the simple device description of transformation from higher-level description logic to lower-level description logic. In general, integration is based on RTL code. That is to say, convert the transmission-level model, algorithm, behavior and function description of memory into corresponding netlist file of FPGA/CPLD basic structure which means compiling design input to logical connective including basic logic units of and, or, non, ram and memory.

    4.1.2 Implementation and wiring

    The implementation could only wiring on the integration network table. Configure the integration network table to specific FPGA development platform and select the optimal speed and area. Connect each component correctly and reasonably with connection resources and logic resources of internal chip to implement corresponding logic function.

    4.1.3 Programming and Debugging of Chip

    Generate data stream and download to FPGA verification platform to debug with third-party tools. The embedded online logic analysis is the major debugging aid. It can grasp large number of real-time signals with occupation of little logic resources to determine whether the system works regularly.

    4.2 Integration, Implementation and Platform Debugging

    The integration tool is synplify_premier with the advantage of turning the module that cannot be integrated such as divider module into network table which are available on FPGA platform in ASIC design, and then integrate the network table to provide convenience for integration system. Analysis report on the share of DDR2 SDRAM control system in resources after integration shows as follow.

    Register bits not including I/Os:14578

    Latch bits not including I/Os:14

    RAM/ROM usage summary

    Simple Dual Port Rams (RAM32M):141

    Global Clock Buffers:2 of 32

    Mapping Summary:

    Total LUTs:9197

    Distribution of All Consumed LUTs=SRL+RAM+ LUT+ LUT2+LUT3+LUT4+LUT5+LUT6+LUT6_2-HLUTNM/2

    Distribution of All Consumed Luts 9197=655+564+ 423+1104+1268+1089+1523+4019+21-2938/2

    Number of unique control sets:300

    From the analysis table, we can find that 9197 LUT resources have been used in system circuit while the number of dual-port RAM used is 141. Through the resource quantity of each part, we can conclude the unreasonable use of resource. so that we can optimize them with different emphases to reduce the use of resource and save the logic resources in platform developing.

    Because the timing analysis report is too much and too long, here is only small part of it shows as follow. Among which, slack=0.139ns refers to the delay of clock period constraint is 0.139ns more than real delay after the wiring. The system works regularly if the constraint conditions are met.

    When the implementation is done, there is the need of vivado software to translate the integrated network table into the bottom module and hardware primitive of the selected device and reflect the design to the structure of device to wiring. So that, we can implement the design circuit on Virex-7 2000T chip generated from Xilinx. After implementation, the circuit effect and the share in logic resources on the chip show in the following picture.

    After integration and implementation, circuit generates this picture. There are no red connecting lines in the picture which means there are no circuits and devices that have not be wiringed. It refers to that the integration and implementation has done and can enter the process of generating bit file.

    Debug the Verification Platform of DDR2 SDRAM Controller

    The debugging platform, taking Virtex-7 2000T FPGA, XC7V2000TFLG1925 of Xilinx Company as the core, supports design verification of more than 40million logic gate. With So-dimm slot based on DDR2, it can meet the debugging condition. The software integrates with synplify_premier, configures high-speed clock and downloads files with TAI software of S2C company and capture real-time waveform with Debug software in vivado2012.04 to debug.

    Testing structure removes modules that cannot integrate and implement based on simulation model and DDR2 SDRAM controller simulation model to restrict pins. At that time, put pin to high-speed clock logic resource block correspondingly, or it can not do regular work. Integrate and wiring the whole system and then generate the .bit and .ltx file that can be downloaded and debugged with attention that there should be corresponding debugging model added before. Replace DDR2 module that cannot be integrated in the simulation system with DDR2 memory chip of simulation model.

    4.3 simulation and result analysis

    Download with DEBUG of vivado14.4 version software and debug and analyze with FPGA verification platform, and then get the real-time signal graph of AXI interface, shows as follow.

    To verify better, set BL to something that can be generated from FLSR. From the picture, we can find that writing 76 digits and 198 digits when BL is 76 or 198, the digits read out is the same. That means the signal of the verification system is of completeness, the affect that electromagnetic interference have on regular work is acceptable and DDR2 SDRAM controller can do regular work and can be integrated to baseban chip system.

    5 Integrated Debug for DDR2 SDRAM Control System

    5.1 Debugging Method

    The flow chart of integrate DDR2 SDRAM control system with data and instruction of TD_LTE baseband chip system shows as picture 12.

    In the flow chart above, GNU tool chain transform C control instruction into binary data file first. When the binary data has been downloaded to FLASH, OR1200 reads the instruction in flashs first address to start work. By controlling DMA, OR1200 completes the direct movement of shared memory and DDR2 SDRAM to verify whether DDR2 SDRAM can do regular work in the system. The following picture shows the result with DVE viewing the waveform after using VSC simulation.

    From the above picture, we can find that the data read in shared memory moves back to shared memory after moving to DDR2 SDRAM. With comparison, it is found that the same address has the same data in shared memory moved before and moved after. That means DDR2 SDRAM control system can do regular work in the system of TD-LTE verification platform.

    6 Summary

    This paper firstly elaborates the development of mobile communication technology and mainly introduces the TD-LTE communication protocol and the development of base station. It introduces design cycle and structure of TD-LTE baseband chip and describes verification design of D-LTE baseband chip system. It focuses on analysis and explanation of problems in FPGA prototype verification of LPDDR2 control module with corresponding solutions and tests the data. The results of the paper are as follows:

    Establish the corresponding verification platform for TD-LTE baseband chip system through Virtex7 2000T prototype chip for Xilinx Company to guarantee the effective operation of co-verification of software and hardware. The LPDDR2 IP core in the chip cannot debug on FPGA platform. Use specialized DDR2 controller to solve the problems of LPDDR2 module. Complete the design of specialized DDR2 design applicable to the system and compilation of test stimulation with the establishment of test module and simulate it with VCS software. At last, debug on the Virtex7 2000T verification platform of Xilinx Company and analyze the results. Complete the configuration of tool chain of system debudding and debud and prepare for specialized DDR2 SDRAM controller of the system. Integrate the specialized DDR2 controller in the chip system with unification of frequency of the unmatched frequency. Test the specialized DDR2 controller through OR1200 processor and analyze the result.

    [Reference]

    [1]Wu Xian.Design and Completion of Performance Counter in Openrisc Processor[D].2009,10-11.

    [2]Wang Hu.SOC Design of Frequency Control Chip.2011.

    [3]Duan Qiaoxiong.Design and Completion of Airborne Ultrawideband Synthetic-aperture Radar Signal Processing Board[D].2010.

    [4]Shu Zhan.IP Design of DDR2 Controller and Completion of FPGA[D].2009.

    [5]ZHAOTian-yun,WANG Hong-xun,GUOLei,BIDu-yan.The Design and Realization of DDR2-SDRAM Controller[D].2005,22(3).

    [6]Li Yongjin,Hu Jun,Li Xiaofang.Dynamic Termination Technology for DDR2 Memory System 2007[D].44(z1).

    [7]ZHANG Kai,LI Yun-gang.Study and Implementation of DDR2 SDRAM Controller Based on AMBA Bus[D].2005,22(9).

    亚洲一区二区三区欧美精品| 一本大道久久a久久精品| 黄色片一级片一级黄色片| 男人的好看免费观看在线视频 | 亚洲 欧美一区二区三区| www.精华液| 夜夜夜夜夜久久久久| 99riav亚洲国产免费| 色精品久久人妻99蜜桃| 51午夜福利影视在线观看| 亚洲中文av在线| 亚洲熟妇熟女久久| 1024香蕉在线观看| 久久精品国产清高在天天线| 国产不卡一卡二| 国产在线观看jvid| 免费看a级黄色片| 色在线成人网| 久久久久久久国产电影| 国产亚洲精品久久久久久毛片 | 狠狠狠狠99中文字幕| 视频区欧美日本亚洲| av有码第一页| 亚洲成av片中文字幕在线观看| 日本精品一区二区三区蜜桃| 亚洲熟妇熟女久久| 大香蕉久久网| 国产亚洲欧美在线一区二区| 久久精品aⅴ一区二区三区四区| 一进一出好大好爽视频| 岛国毛片在线播放| a级片在线免费高清观看视频| 美女高潮喷水抽搐中文字幕| 国产91精品成人一区二区三区| 国产主播在线观看一区二区| 精品人妻在线不人妻| 亚洲av美国av| 国产成人精品在线电影| 欧美日韩乱码在线| 90打野战视频偷拍视频| 精品一区二区三区av网在线观看| 亚洲情色 制服丝袜| 国产麻豆69| 国产一区二区三区在线臀色熟女 | 精品午夜福利视频在线观看一区| 性少妇av在线| 国产亚洲欧美98| 亚洲人成伊人成综合网2020| 视频区图区小说| 久久精品国产99精品国产亚洲性色 | 露出奶头的视频| 成人亚洲精品一区在线观看| 美女高潮到喷水免费观看| 另类亚洲欧美激情| 国产一卡二卡三卡精品| 99热只有精品国产| 午夜福利免费观看在线| 久久中文字幕人妻熟女| 狠狠狠狠99中文字幕| 丝袜人妻中文字幕| 成人手机av| 久久久国产成人免费| 久久久久久亚洲精品国产蜜桃av| 成熟少妇高潮喷水视频| 亚洲精品国产色婷婷电影| 欧洲精品卡2卡3卡4卡5卡区| 两个人看的免费小视频| 黄片播放在线免费| 国产精品电影一区二区三区 | 国产欧美日韩一区二区三| 99精品欧美一区二区三区四区| 成人免费观看视频高清| 99精国产麻豆久久婷婷| 香蕉丝袜av| videosex国产| 俄罗斯特黄特色一大片| 国产伦人伦偷精品视频| 久久精品国产亚洲av高清一级| 最新的欧美精品一区二区| 国产av又大| 操美女的视频在线观看| 久久久久视频综合| 国产精品免费大片| av天堂久久9| 久久 成人 亚洲| 咕卡用的链子| 99国产精品一区二区三区| 在线观看66精品国产| 精品一区二区三区视频在线观看免费 | 久久人人爽av亚洲精品天堂| 精品久久久久久久久久免费视频 | 99热国产这里只有精品6| 老司机午夜十八禁免费视频| 性少妇av在线| 黑人猛操日本美女一级片| 淫妇啪啪啪对白视频| 亚洲情色 制服丝袜| 看片在线看免费视频| 又黄又粗又硬又大视频| 激情在线观看视频在线高清 | 香蕉丝袜av| 久久久久国内视频| 日本wwww免费看| 国产激情久久老熟女| 欧美最黄视频在线播放免费 | 首页视频小说图片口味搜索| 最新美女视频免费是黄的| 窝窝影院91人妻| 亚洲va日本ⅴa欧美va伊人久久| 麻豆成人av在线观看| 午夜视频精品福利| 午夜福利视频在线观看免费| 国产不卡一卡二| 91精品三级在线观看| 日韩欧美免费精品| 久久久久国内视频| 午夜老司机福利片| 高清在线国产一区| 看片在线看免费视频| 曰老女人黄片| 黑人巨大精品欧美一区二区蜜桃| 巨乳人妻的诱惑在线观看| 91精品三级在线观看| 午夜亚洲福利在线播放| 久久久久国内视频| 欧美丝袜亚洲另类 | 成人国语在线视频| 久久人妻av系列| 不卡av一区二区三区| 国产精品久久久久久精品古装| 巨乳人妻的诱惑在线观看| 国产亚洲欧美在线一区二区| 狠狠狠狠99中文字幕| 国产成人av教育| 色尼玛亚洲综合影院| 男男h啪啪无遮挡| 九色亚洲精品在线播放| 国产精品影院久久| 久久精品熟女亚洲av麻豆精品| 国产欧美亚洲国产| 人成视频在线观看免费观看| 国产精品美女特级片免费视频播放器 | 免费在线观看亚洲国产| 国产片内射在线| 看片在线看免费视频| 又紧又爽又黄一区二区| 国产精品影院久久| 两个人免费观看高清视频| 欧美日本中文国产一区发布| 51午夜福利影视在线观看| bbb黄色大片| av天堂久久9| 亚洲一区中文字幕在线| 老熟妇仑乱视频hdxx| 热99久久久久精品小说推荐| 日韩熟女老妇一区二区性免费视频| 中亚洲国语对白在线视频| 亚洲人成伊人成综合网2020| 国产日韩一区二区三区精品不卡| 又黄又爽又免费观看的视频| 91字幕亚洲| 国产高清激情床上av| 国产精品自产拍在线观看55亚洲 | 亚洲三区欧美一区| 波多野结衣av一区二区av| 五月开心婷婷网| 亚洲精品自拍成人| 女人被狂操c到高潮| 91老司机精品| 九色亚洲精品在线播放| 日韩 欧美 亚洲 中文字幕| 亚洲第一青青草原| 久久人妻熟女aⅴ| 久久久国产成人免费| 日韩欧美在线二视频 | 美女高潮到喷水免费观看| 电影成人av| 国产单亲对白刺激| 在线国产一区二区在线| 激情视频va一区二区三区| 国产成人系列免费观看| videosex国产| 国产色视频综合| 黄色丝袜av网址大全| 久久久久国产精品人妻aⅴ院 | 亚洲色图 男人天堂 中文字幕| 91麻豆av在线| 精品国产国语对白av| 亚洲精品中文字幕在线视频| 久久久水蜜桃国产精品网| 亚洲熟妇熟女久久| 日韩人妻精品一区2区三区| 午夜久久久在线观看| av不卡在线播放| 老汉色∧v一级毛片| 亚洲精品久久成人aⅴ小说| 丝袜美腿诱惑在线| 中文字幕人妻熟女乱码| 最新美女视频免费是黄的| 国产乱人伦免费视频| 一级a爱片免费观看的视频| 亚洲av电影在线进入| 欧美日韩视频精品一区| 在线播放国产精品三级| 色老头精品视频在线观看| 亚洲av成人不卡在线观看播放网| 天堂√8在线中文| 91国产中文字幕| 在线播放国产精品三级| www日本在线高清视频| 自线自在国产av| 欧美日韩中文字幕国产精品一区二区三区 | 欧美色视频一区免费| 国产高清videossex| 亚洲精品成人av观看孕妇| 美女午夜性视频免费| 国产一区二区三区在线臀色熟女 | 美女 人体艺术 gogo| 精品一区二区三区av网在线观看| 亚洲精品成人av观看孕妇| 亚洲国产精品sss在线观看 | 午夜福利乱码中文字幕| 51午夜福利影视在线观看| 国产亚洲欧美98| 好看av亚洲va欧美ⅴa在| 婷婷精品国产亚洲av在线 | 人人妻人人添人人爽欧美一区卜| 九色亚洲精品在线播放| 久久狼人影院| 极品教师在线免费播放| 18禁黄网站禁片午夜丰满| xxx96com| 九色亚洲精品在线播放| 国产精品香港三级国产av潘金莲| 久久中文字幕一级| 久久久精品国产亚洲av高清涩受| 国产精品电影一区二区三区 | 黄片大片在线免费观看| 制服人妻中文乱码| 99国产精品一区二区三区| 村上凉子中文字幕在线| 亚洲人成77777在线视频| 别揉我奶头~嗯~啊~动态视频| 久久午夜综合久久蜜桃| 老司机在亚洲福利影院| 搡老岳熟女国产| 狠狠狠狠99中文字幕| 中出人妻视频一区二区| 国产精品久久久久成人av| 国产一区有黄有色的免费视频| 国产欧美亚洲国产| 午夜精品在线福利| 精品久久久久久久久久免费视频 | 99久久99久久久精品蜜桃| 一进一出抽搐gif免费好疼 | 啦啦啦 在线观看视频| 亚洲一卡2卡3卡4卡5卡精品中文| 亚洲精品国产色婷婷电影| 水蜜桃什么品种好| 日韩精品免费视频一区二区三区| 狠狠狠狠99中文字幕| 中文字幕色久视频| 国产精品乱码一区二三区的特点 | www.精华液| 一边摸一边抽搐一进一出视频| 搡老岳熟女国产| 久久精品91无色码中文字幕| 黑人猛操日本美女一级片| 国产精品一区二区精品视频观看| 国产真人三级小视频在线观看| 久久中文字幕一级| 首页视频小说图片口味搜索| 99久久99久久久精品蜜桃| 新久久久久国产一级毛片| 日本a在线网址| 大码成人一级视频| 色老头精品视频在线观看| 国产高清激情床上av| 日韩人妻精品一区2区三区| 国产片内射在线| 久久国产精品影院| 热99久久久久精品小说推荐| 久久精品91无色码中文字幕| www.熟女人妻精品国产| 成年版毛片免费区| 精品乱码久久久久久99久播| 女警被强在线播放| 黑人欧美特级aaaaaa片| 亚洲欧美精品综合一区二区三区| avwww免费| 亚洲av欧美aⅴ国产| 精品午夜福利视频在线观看一区| 欧美精品啪啪一区二区三区| tube8黄色片| 天天操日日干夜夜撸| 亚洲综合色网址| 国产精品一区二区精品视频观看| 亚洲精品一二三| 欧美成狂野欧美在线观看| 久久热在线av| 身体一侧抽搐| 国产精品九九99| 久久久精品国产亚洲av高清涩受| 在线观看免费高清a一片| 老熟女久久久| 香蕉丝袜av| √禁漫天堂资源中文www| 亚洲欧美日韩另类电影网站| 亚洲视频免费观看视频| 久久热在线av| 欧美日韩黄片免| 男女床上黄色一级片免费看| 欧美成狂野欧美在线观看| av国产精品久久久久影院| 婷婷成人精品国产| 日韩熟女老妇一区二区性免费视频| 国产精品秋霞免费鲁丝片| 久久精品亚洲精品国产色婷小说| 啦啦啦免费观看视频1| 天天操日日干夜夜撸| 伦理电影免费视频| 黄色 视频免费看| 美女高潮到喷水免费观看| 操美女的视频在线观看| 亚洲专区字幕在线| 国产又色又爽无遮挡免费看| 国产成人精品无人区| 国产高清videossex| 不卡一级毛片| 国产成人精品在线电影| 久久久久视频综合| 成年版毛片免费区| 欧美午夜高清在线| 亚洲色图 男人天堂 中文字幕| 啦啦啦视频在线资源免费观看| 自线自在国产av| 久久人妻福利社区极品人妻图片| 国产亚洲欧美精品永久| 亚洲欧美精品综合一区二区三区| 久久久久精品人妻al黑| 亚洲成a人片在线一区二区| 久久久久国产精品人妻aⅴ院 | 亚洲精品乱久久久久久| 欧美不卡视频在线免费观看 | 精品高清国产在线一区| 亚洲成人免费av在线播放| 亚洲av熟女| 两个人看的免费小视频| 韩国精品一区二区三区| 一夜夜www| 夫妻午夜视频| 欧美日韩黄片免| 成人亚洲精品一区在线观看| 少妇的丰满在线观看| 亚洲五月色婷婷综合| 日韩熟女老妇一区二区性免费视频| 亚洲精品乱久久久久久| 精品少妇一区二区三区视频日本电影| 捣出白浆h1v1| 十分钟在线观看高清视频www| 岛国在线观看网站| 国产蜜桃级精品一区二区三区 | 国产亚洲精品久久久久久毛片 | 日日夜夜操网爽| 久久国产乱子伦精品免费另类| 久久精品91无色码中文字幕| 国精品久久久久久国模美| 天天影视国产精品| 高清毛片免费观看视频网站 | 成年女人毛片免费观看观看9 | 欧美激情 高清一区二区三区| 午夜老司机福利片| 欧美日韩av久久| 欧美日本中文国产一区发布| 国产97色在线日韩免费| 麻豆成人av在线观看| 岛国毛片在线播放| 精品欧美一区二区三区在线| 国产一区二区三区视频了| 极品教师在线免费播放| 最新美女视频免费是黄的| 婷婷精品国产亚洲av在线 | 国产精品国产高清国产av | 怎么达到女性高潮| 日韩成人在线观看一区二区三区| 国产精华一区二区三区| 女人爽到高潮嗷嗷叫在线视频| 国产欧美日韩一区二区三| 极品人妻少妇av视频| 成人特级黄色片久久久久久久| 一个人免费在线观看的高清视频| 午夜成年电影在线免费观看| 三上悠亚av全集在线观看| 老鸭窝网址在线观看| 亚洲中文日韩欧美视频| 1024香蕉在线观看| 最新在线观看一区二区三区| 麻豆乱淫一区二区| 性色av乱码一区二区三区2| 国产aⅴ精品一区二区三区波| 免费看a级黄色片| 国产精华一区二区三区| 免费在线观看视频国产中文字幕亚洲| 国产蜜桃级精品一区二区三区 | 99久久人妻综合| 亚洲人成电影观看| 咕卡用的链子| 人妻一区二区av| 老司机福利观看| 日韩免费av在线播放| 一级,二级,三级黄色视频| 在线国产一区二区在线| 久久精品国产清高在天天线| 精品一区二区三区四区五区乱码| 国产精品亚洲一级av第二区| 精品国产乱码久久久久久男人| 人人妻人人添人人爽欧美一区卜| 巨乳人妻的诱惑在线观看| 欧美日韩一级在线毛片| 午夜激情av网站| 亚洲av电影在线进入| 91大片在线观看| 午夜福利乱码中文字幕| 男人操女人黄网站| 高清欧美精品videossex| 欧美激情 高清一区二区三区| 欧美黄色淫秽网站| 女人爽到高潮嗷嗷叫在线视频| 久久精品亚洲熟妇少妇任你| 亚洲av片天天在线观看| 国产麻豆69| 日本黄色日本黄色录像| 国产一区有黄有色的免费视频| 热re99久久国产66热| 美女国产高潮福利片在线看| 久久亚洲精品不卡| 18禁黄网站禁片午夜丰满| 国产亚洲av高清不卡| 一个人免费在线观看的高清视频| 人人妻人人添人人爽欧美一区卜| 精品亚洲成国产av| 别揉我奶头~嗯~啊~动态视频| 亚洲精品国产区一区二| 久久精品熟女亚洲av麻豆精品| 18在线观看网站| 午夜福利影视在线免费观看| 亚洲熟妇熟女久久| 国产高清国产精品国产三级| 一级a爱片免费观看的视频| 精品无人区乱码1区二区| 亚洲精品在线美女| 最近最新中文字幕大全免费视频| 精品高清国产在线一区| 中文字幕人妻丝袜一区二区| 法律面前人人平等表现在哪些方面| 天天躁夜夜躁狠狠躁躁| 成人手机av| 国产精品99久久99久久久不卡| 大陆偷拍与自拍| 啦啦啦视频在线资源免费观看| 一进一出好大好爽视频| 老司机午夜福利在线观看视频| 自线自在国产av| 久久午夜亚洲精品久久| 亚洲欧美精品综合一区二区三区| 久久中文字幕人妻熟女| 黑人欧美特级aaaaaa片| 久久精品熟女亚洲av麻豆精品| 亚洲精品乱久久久久久| 伊人久久大香线蕉亚洲五| 免费看十八禁软件| 欧美日韩国产mv在线观看视频| 国产一区二区三区综合在线观看| 中文字幕最新亚洲高清| avwww免费| 777米奇影视久久| 国产无遮挡羞羞视频在线观看| 免费看十八禁软件| 美女国产高潮福利片在线看| 中文字幕另类日韩欧美亚洲嫩草| 啦啦啦在线免费观看视频4| 在线永久观看黄色视频| 久久久久国产一级毛片高清牌| 午夜影院日韩av| 国产精品亚洲av一区麻豆| 波多野结衣av一区二区av| 亚洲一区高清亚洲精品| 久久婷婷成人综合色麻豆| 国产欧美日韩一区二区精品| 亚洲精品中文字幕在线视频| 欧美日韩成人在线一区二区| 麻豆成人av在线观看| 精品福利永久在线观看| 老司机深夜福利视频在线观看| 国产有黄有色有爽视频| 亚洲av片天天在线观看| 亚洲中文av在线| 看黄色毛片网站| 久久久国产精品麻豆| 99国产精品99久久久久| 国产不卡av网站在线观看| 高清av免费在线| 久久国产精品男人的天堂亚洲| aaaaa片日本免费| 韩国精品一区二区三区| 热99re8久久精品国产| 久久久久久人人人人人| tocl精华| 黄色 视频免费看| 久久午夜亚洲精品久久| 超碰97精品在线观看| 国产黄色免费在线视频| 9热在线视频观看99| 男女之事视频高清在线观看| 无限看片的www在线观看| 99精国产麻豆久久婷婷| 丝袜美足系列| 日韩熟女老妇一区二区性免费视频| 免费在线观看日本一区| 久久久水蜜桃国产精品网| 免费一级毛片在线播放高清视频 | 午夜福利影视在线免费观看| 午夜福利在线免费观看网站| 一区二区三区国产精品乱码| 久久久久久久午夜电影 | netflix在线观看网站| 亚洲av电影在线进入| 一级毛片高清免费大全| 亚洲精品国产精品久久久不卡| 国产激情欧美一区二区| 欧美激情极品国产一区二区三区| 啦啦啦在线免费观看视频4| 日韩三级视频一区二区三区| 啦啦啦视频在线资源免费观看| 精品人妻熟女毛片av久久网站| 淫妇啪啪啪对白视频| 捣出白浆h1v1| 国产精品电影一区二区三区 | xxxhd国产人妻xxx| 日韩三级视频一区二区三区| 国产成人免费无遮挡视频| 五月开心婷婷网| 午夜91福利影院| 大陆偷拍与自拍| 国产免费男女视频| 男女下面插进去视频免费观看| 激情在线观看视频在线高清 | 欧美精品啪啪一区二区三区| 亚洲av日韩在线播放| 国产精品1区2区在线观看. | 久久久久久久久免费视频了| 亚洲av成人av| 久久 成人 亚洲| 色94色欧美一区二区| 女人爽到高潮嗷嗷叫在线视频| 99国产综合亚洲精品| 亚洲自偷自拍图片 自拍| 亚洲一码二码三码区别大吗| 欧美日韩av久久| 在线观看午夜福利视频| 一区二区三区激情视频| 亚洲熟女精品中文字幕| 中文字幕制服av| 日本一区二区免费在线视频| 黑人巨大精品欧美一区二区蜜桃| 亚洲免费av在线视频| 国产真人三级小视频在线观看| 99久久综合精品五月天人人| 国产淫语在线视频| 久久ye,这里只有精品| 99精品欧美一区二区三区四区| 精品少妇久久久久久888优播| 欧美日本中文国产一区发布| 真人做人爱边吃奶动态| 精品国产一区二区三区久久久樱花| 国产在视频线精品| 亚洲av熟女| av免费在线观看网站| 成人手机av| 亚洲专区中文字幕在线| av片东京热男人的天堂| 久久婷婷成人综合色麻豆| 日本一区二区免费在线视频| 婷婷成人精品国产| 99久久国产精品久久久| 无遮挡黄片免费观看| 熟女少妇亚洲综合色aaa.| 91麻豆精品激情在线观看国产 | 亚洲色图综合在线观看| 国产精品自产拍在线观看55亚洲 | 性色av乱码一区二区三区2| 亚洲色图av天堂| 日韩大码丰满熟妇| 欧美日韩亚洲高清精品| 亚洲欧美激情综合另类| 在线观看一区二区三区激情| 国产亚洲欧美精品永久| 91麻豆精品激情在线观看国产 | 99国产精品99久久久久| 免费观看人在逋| 色老头精品视频在线观看| 中国美女看黄片| 亚洲国产欧美日韩在线播放| 老司机午夜十八禁免费视频| 亚洲第一av免费看| 欧美精品av麻豆av| 黄色视频不卡| 国产亚洲精品一区二区www | 免费日韩欧美在线观看| 免费看十八禁软件| 成人av一区二区三区在线看| 国产区一区二久久| 性少妇av在线| 巨乳人妻的诱惑在线观看| 国产片内射在线|